4:43 PM - 4:50 PM
[L-2-06] The Impact of Parasitic RLC and Layout Optimization for Sub-60nm Multi-finger nMOSFETs with Super-350GHz fMAX for mm-Wave CMOS
〇Jyh-Chyurn Guo1, Jyun-Rong Ou1, Adhi Cahyo Wijaya1, Jinq-Min Lin1
(1.National Yang Ming Chiao-Tung University)
https://doi.org/10.7567/SSDM.2021.L-2-06