## Low-Temperature IGZO Technology on Transparent Plastic Foil by Atmospheric Spatial Atomic Layer Deposition

# Corné Frijters<sup>1,2</sup>, Roy Verbeek<sup>1</sup>, Gerard de Haas<sup>1</sup>, Tung Huei Ke<sup>3</sup>, Erwin Vandenplas<sup>3</sup>, Marc Ameys<sup>3</sup>, Jan-Laurens van der Steen<sup>1</sup>, Gerwin Gelinck<sup>1,4</sup>, Eric Meulenkamp<sup>1</sup>, Paul Poodt<sup>1,2</sup> Auke Kronemeijer<sup>1</sup> and <u>Ilias Katsouras<sup>1</sup></u>

<sup>1</sup>TNO / Holst Centre, High Tech Campus 31, 5656AE Eindhoven, The Netherlands <sup>2</sup>SALDtech B.V., High Tech Campus 29, 5656AE Eindhoven, The Netherlands <sup>3</sup>imec, Kapeldreef 75, 3001 Leuven, Belgium

<sup>4</sup>Dept. Department of Applied Physics, Eindhoven University of Technology 5600MB, Eindhoven, The Netherlands

Keywords: spatial atomic layer deposition, IGZO, display, thin-film transistors, large-area processing

#### ABSTRACT

We use sALD to deposit IGZO and Al<sub>2</sub>O<sub>3</sub> layers in topgated self-aligned TFTs, achieving a low-temperature process flow ( $\leq$ 200°C). We attain mobility of 8 cm<sup>2</sup>/Vs and switch-on voltage of -0.1 V for transistors with channel lengths down to 1 µm, enabling a 200 ppi QVGA display on transparent PEN foil.

### 1 INTRODUCTION

The emergence of large-area electronics with novel form factors, such as rollable displays [1], transparent imagers [2] and skin-conformable health patches [3], requires processing of thin-film transistors (TFTs) on flexible substrates. Taking into account the demands in TFT performance, a widely explored combination is using metal-oxide semiconductors, such as sputtered Indium Gallium Zinc Oxide (IGZO), on plastic foils able to withstand high-temperatures, such as polyimide [4]. In order to enable applications where transparency of the substrate is key, as well as reduce manufacturing costs, it is desirable to process on transparent commodity foils such as polyethylene napthalate (PEN), without compromising device performance.

Here we employ atmospheric plasma-enhanced spatial Atomic Layer Deposition (sALD), to deposit IGZO and aluminum oxide buffer layers, using a large-area sALD deposition process and prototype deposition tool developed at Holst Centre [5]. The use of sALD allows processing the whole stack of co-planar top-gate selfaligned (SA) TFTs below 200°C, which in turn enables the use of PEN foil. The excellent uniformity and thickness control of sALD leads to high-performing TFTs, with an average field effect mobility of 8 cm<sup>2</sup>/Vs and a switch-on voltage of -0.1 V. Transistors with a channel length down to 1  $\mu$ m are achieved. We finally integrated the sALD IGZO-based SA TFT backplane with a top-emitting OLED and demonstrate a fully functional 200 ppi QVGA display.

#### 2 BACKPLANE AND FRONTPLANE PROCESSING

The TFT processing in this work was based on the process flow employed before, using sputtered IGZO [6]. SA TFT backplanes with sALD were fabricated on 320 mm x 352 mm glass or PEN foil laminated directly on glass, on which a low-temperature (200°C) moisture barrier layer was deposited. The self-aligned TFT architecture [7] used is schematically presented in Fig. 1a. We used the pilot-scale sALD tool developed at Holst Centre (Fig. 1b), which features a fully automated sample transport system, a rapid thermal processing heating section and a sALD reaction chamber with a linear sALD injector head. This sALD tool design can achieve up to nm/s deposition rates for semiconductors and dielectrics.



Fig. 1. a) Cross-section of a self-aligned TFT. b) Photograph of the pilot-scale sALD tool developed at Holst Centre.

The SA TFT fabrication starts with a full-area deposition of a sALD Al<sub>2</sub>O<sub>3</sub> buffer layer on top of the barrier on the PEN substrate. The 100nm aluminum oxide buffer layer was grown at a temperature of 160°C, using trimethylaluminum [Al<sub>2</sub>(CH<sub>3</sub>)<sub>6</sub>, (TMA)] and an oxygen/nitrogen (O<sub>2</sub>/N<sub>2</sub>) plasma as the aluminum and oxygen precursors, respectively. Immediately afterwards, the IGZO semiconductor layer is grown using sALD. Trimethylindium [In(CH<sub>3</sub>)<sub>3</sub>, (TMI)], triethylgallium  $[Ga(C_2H_5)_3, (TEG)]$ , diethylzinc  $[Zn(C_2H_5)_2, (DEZ)]$ , and an O<sub>2</sub>/N<sub>2</sub> plasma were used as the indium, gallium, zinc and oxygen precursors, respectively, at a temperature of 160°C. The final IGZO thickness employed in the TFT process was 15 nm. We have previously shown [5] that the thickness variation of the IGZO layer over the whole substrate area is less than 0.17 nm, demonstrating the unique uniformity capabilities of sALD over large(r) substrate sizes.

Following the deposition of IGZO, the layer was patterned using photolithography and no post-annealing treatment was applied. High-temperature annealing has been reported to increase performance in metal oxide semiconductors by removing anion-induced intrinsic defects, which can act as electron traps or shallow donor states [8]. We have observed that high performance is attained for sALD IGZO layers that have not been annealed at all, suggesting a low defectivity in the layer and highlighting the compositional control of the sALD technique.



**Fig. 2.** Photograph of the 320 mm x 352 mm substrate with laminated PEN foil. The 200 ppi QVGA IGZO TFT backplanes can be seen in the center.

Afterward, a 200 nm SiO<sub>2</sub> layer, deposited by PECVD at 200°C, and a sputtered molybdenum-chromium (MoCr) gate layer were deposited and patterned by photolithography. The patterned gate metal acts as the mask during the dry etching of the SiO<sub>2</sub> gate insulator layer performed using Reactive Ion Etching (RIE). We

note that higher temperatures are typically employed for the deposition of good quality  $SiO_2$  with PECVD. Herein, we did not optimize the  $SiO_2$  recipe for the low-temperature deposition.

Subsequently, a 200 nm SiN inter-metal dielectric layer was deposited by PECVD at 200°C. This step also results in low-resistive IGZO contact regions that were exposed to the plasma during the PECVD process. Contact vias were photolithographically defined and dry etched in the SiN layer, after which MoCr source-drain electrodes were sputtered and photolithographically patterned. A photograph of the resulting TFT backplane is shown in Fig. 2. The plate contains 3.5 cm x 2.5 cm 200 ppi display backplanes (in the center) and process evaluation modules.

The SA TFT backplanes were further processed by depositing a hard baked interlayer, followed by a 100 nm MoCr OLED pixel anode layer. A second hard baked photoresist was used as pixel definition layer, preventing shorts between the anode and the transparent cathode. The (monochrome) OLED and transparent cathode were deposited through shadow masks and the display was completed by being encapsulated with a low-temperature thin-film barrier [9].

All process steps except sALD are industrial standards in FPD mass-production. All TFTs were measured in ambient using an Agilent 4155C semiconductor parameter analyzer connected to a semiautomatic prober.



**Fig. 3.** Transfer characteristics,  $I_d$ - $V_g$ , of SA TFTs with 15 nm of sALD IGZO as the active channel material, deposited on a sALD  $AI_2O_3$  buffer layer. Forward and backward sweeps are shown but lie on top of each other. The channel width is 10  $\mu$ m, while the channel length is 5  $\mu$ m, 3  $\mu$ m and 1  $\mu$ m for the orange, blue and green characteristics, respectively. The source-drain bias was 1 V.

#### 3 RESULTS

#### 3.1 TFT PERFORMANCE

To evaluate the uniformity of the TFT electrical characteristics over the Gen1 plate, measurements were performed in an 4x5 matrix spanning the 320 mm x 350 mm substrate. The transfer characteristics of TFTs with a channel width, W, of 10 µm and different channel lengths, L, are presented in Fig. 3. The TFTs exhibit good uniformity and hysteresis-free characteristics. The offcurrent is below 10 pA, while the on/off ratios exceed 10<sup>6</sup>. The average extracted linear mobility for the TFTs with a W of 10 µm and an L of 3 µm is 8 cm<sup>2</sup>/Vs, as extracted at V<sub>g</sub>=20 V. This mobility value is on par with sputtered IGZO [5] and we have already demonstrated sALD-deposited semiconductors whose performance exceed that of sputtered IGZO, achieving a mobility of 30 cm<sup>2</sup>/Vs [10]. The turn-on voltage (Von), defined as the value of the gate bias for which the drain current is 100 pA, is -0.1 V. The subthreshold slope is ca. 315 mV per decade.

As it can be seen in Fig. 3, transistors with a channel length down to 1  $\mu$ m, the smallest allowed by the critical dimension (CD) of the photolithography employed, are operational. We have shown that the use of the Al<sub>2</sub>O<sub>3</sub> sALD buffer layer is important for achieving short channel length TFTs in our SA stack, as it can result in better control of the hydrogen content/diffusion in the TFT stack, alleviating the channel-shortening effect [5].



**Fig. 4.** Bias stress of sALD IGZO SA TFTs, represented by the change in switch-on voltage,  $\Delta V_{on}$ , for both positive and negative gate bias stress, as a function of the cumulative stress time. Pristine TFTs were stressed by applying a gate bias of ±20 V, corresponding to a field of ±1 MV/cm over the 200 nm SiO<sub>2</sub> gate dielectric. Solid and open symbols are for a 200°C and 250°C PECVD SiO<sub>2</sub> gate insulator layer, respectively.

#### 3.2 BIAS STRESS STABILITY

The bias stress stability is important for reliable operation of OLED displays. We therefore carried out

positive and negative gate bias stress (PGBS and NGBS, respectively) measurements on dedicated TFT test structures flanking the OLED display on glass. The measurements were performed at room temperature on transistors with a W/L of  $15/5 \,\mu$ m in air and under ambient light, after the source-drain metal deposition, prior to further passivation/encapsulation. An electrical gate field of 1 MV/cm was applied for in total 10,000 seconds. Transfer characteristics were measured intermittently to determine the switch-on voltage.

The change in switch-on voltage,  $\Delta V_{on}$ , as a function of the cumulative stress time is presented in Fig. 4 for PGBS and NGBS, by the solid symbols. The positive gate bias stress after a cumulative stress time of 10,000 s is quite significant, reaching 6 V, while the negative gate bias stress is < 500 mV.



**Fig. 5. a)** Optical micrograph of the 200 ppi TFT backplane based on SA sALD IGZO transistors. The scale bar is indicated. **b)** The fully integrated QVGA AMOLED display, displaying a photo of a Japanese macaque (macaca fuscata) of Jigokudani, Yamanouchi, Nagano Prefecture (©2017 Ilias Katsouras).

We note that in this experiment an unoptimized, lowtemperature PECVD SiO<sub>2</sub> gate dielectric was deposited on top of the sALD semiconductor layer. We therefore expect that the observed bias stress behavior is not inherent to the sALD deposited material, but we ascribe it to a poor interface between the semiconductor and the gate insulator. In support to this hypothesis, we include in Fig. 4 data of the same sALD Al<sub>2</sub>O<sub>3</sub> and sALD IGZO stack with our standard 250°C PECVD SiO<sub>2</sub> gate insulator. As it can be seen, in this case the gate bias stress, both negative and positive, is much smaller, indicating that the observed bias stress in the low-temperature stack is related to the PECVD SiO<sub>2</sub> and not the sALD layers. The bias stress can be improved upon optimization of the PECVD SiO<sub>2</sub> deposition or, as envisioned by Holst Centre, by replacing this layer with a sALD-deposited gate insulator [11], reducing further the maximum process temperature for the whole TFT stack.

#### 3.3 sALD IGZO-BASED DISPLAY

Fig. 5a shows an optical micrograph of the 200 ppi TFT backplane based on SA transistors with sALD IGZO as the active material. A photo of the final, fully integrated 200 ppi QVGA AMOLED display in operation is shown in Fig. 5b.

#### 4 CONCLUSION

We have demonstrated the use of the pilot-scale atmospheric spatial Atomic Layer Deposition tool developed at Holst Centre to deposit IGZO semiconductor and Al<sub>2</sub>O<sub>3</sub> dielectric layers at low temperature, to fabricate high-performance, co-planar self-aligned TFT backplanes on commodity PEN foil. The sALD IGZO-based TFT backplane was integrated with a top-emitting OLED frontplane to fabricate a fully functional 200 ppi QVGA AMOLED display. The work highlights that atmospheric, low-temperature deposition as well as the reduction of the throughput time by sequential processing of sALD dielectric and semiconductor layers, make sALD a viable deposition technology for high-quality material layers for the FPD industry.

#### REFERENCES

- https://www.lg.com/uk/lg-magazine/techstory/rollable-tv-ces-2019
- [2] H.B. Akkerman et al., Large-area Optical Fingerprint Sensors for Next Generation Smartphones, SID Digest of Technical Papers, 50, 1000 (2019)
- [3] T. Yokota *et al.*, *Ultraflexible organic photonic skin*, *Science Advances*, 2, e1501856 (2016)
- [4] N. Münzenrieder et al., Flexible double gate a-IGZO TFT fabricated on free standing polyimide foil, Solid-State Electronics, 84, 198 (2013)
- [5] I. Katsouras et al., 69 3: Distinguished Paper: Large - Area Spatial Atomic Layer Deposition of Amorphous Oxide Semiconductors at Atmospheric Pressure, SID Symposium Digest of Technical Papers 50, 981 (2019)
- [6] S. Steudel et al., Power saving through state retention in IGZO-TFT AMOLED displays for wearable applications, Journal of the Society for Information Display, 25, 222 (2017)
- [7] A. Sato et al., Amorphous In–Ga–Zn–O coplanar homojunction thin-film transistor, Appl. Phys. Lett. 94, 133502 (2009)
- [8] K. Nomura, T. Kamiya, H. Ohta, K. Ueda, M. Hirano, H. Hosono, Carrier transport in transparent oxide semiconductor with intrinsic structural randomness probed using single-crystalline InGaO<sub>3</sub>(ZnO)<sub>5</sub> films, Appl. Phys. Lett., 85, 1993 (2004)
- [9] Y. Fukui et al., Full Color Flexible Top emission AMOLED Display on Polyethylene Naphthalate (PEN) Foil with Metal Oxide TFTs Backplane, SID Symposium Digest of Technical Papers, 44, 203 (2013)
- [10] A. Illiberi et al., Atmospheric plasma-enhanced spatial-ALD of InZnO for high mobility thin film transistors, Journal of Vacuum Science & Technology A 36, 04F401 (2018)
- [11] M. A. Mione et al., Atmospheric Pressure Plasma Enhanced Spatial ALD of ZrO<sub>2</sub> for Low-Temperature, Large-Area Applications, ECS J. Solid State Sci. Technol. 6, N243 (2017)