Poster Presentation ## [AMDp2]Active-Matrix Devices Thu. Nov 28, 2019 2:30 PM - 5:00 PM Main Hall (1F) 2:30 PM - 5:00 PM ## [AMDp2-13]A Narrow Border Design and Low Power Consumption of a-Si:H TFT Gate Driver Circuit Jhongciao Ke<sup>1,2</sup>, Techen Chung<sup>2</sup>, Chiate Liao<sup>2</sup>, Chiamin Yu<sup>2</sup>, Yanbing Qiao<sup>2</sup>, Zhongfei Zou<sup>2</sup>, \*Limei Jiang<sup>2</sup>, Xiaojun Guo<sup>1</sup> (1. Shanghai Jiao Tong University (China), 2. InfoVision Optoelectronics (Kunshan) Co., Ltd. (China)) Keywords:Gate driver on array, GOA, Narrow border, Low power consumption In this paper, an integrated hydrogenated amorphous silicon (a-Si:H) thin-film transistor (TFT) gate driver circuit design for narrow border and low power consumption in the small-size panel is proposed. The border can be decreased from 1 mm to 0.8 mm, which can be further improved to 0.65 mm. In addition, the power consumption of circuit can be reduced by using the 25% duty ratio 8 clock signals with high reliability.