# Selective Doping in Drain Region of Amorphous Oxide Thin-Film Transistor by Electrical Stress under Illumination

# <u>Himchan Oh</u><sup>1</sup>, Chi-Sun Hwang<sup>1</sup>

fullchan@etri.re.kr

<sup>1</sup>Flexible Electronics Research Section, Electronics and Telecommunications Research Institute, Daejeon 34129, Republic of Korea

Keywords: Oxide semiconductor, Thin film transistor, Bias stress

#### ABSTRACT

A unique method to enhance the electrical performance of oxide thin film transistor(TFT) is presented. Photoinduced holes and positively charged oxygen vacancies are attracted to near the drain terminal by applying negative bias to gate and drain electrode under illumination. These positive charges gather electrons to form n+ doped region and thus lower the parasitic resistance. The field-effect mobility ( $\mu_{sat}$ ) increased up to 80% via this electrical forming method.

## 1 Introduction

It is well known that negative bias illumination stress (NBIS) causes trapping of photo induced positive charges at the interface between gate insulator and semiconductor in oxide TFTs [1-2].

We also apply negative bias at the drain terminal during the NBIS test to collect the positive charges at there. It is expected that the trapped positive charges attract the free electrons in the oxide semiconductor to near the drain part. The gathered electrons form n+ doped region which is similar to implanted source/drain of silicon TFTs as depicted in Fig 1.

#### 2 Experiment

We fabricated a top gated a-IGZO TFT with bottom contact configuration on glass substrate. Firstly, 150nm thick indium tin oxide (ITO) film was sputtered for source/drain electrode and then patterned using wet etching process. Secondly, 30nm-thick a-IGZO film was also sputtered as an active layer followed by deposition of 9nm thick Al<sub>2</sub>O<sub>3</sub> layer using atomic layer deposition technique. After that, a-IGZO/Al<sub>2</sub>O<sub>3</sub> bilayer was etched with diluted HF and next was covered with 176nm thick Al<sub>2</sub>O<sub>3</sub> layer. Lastly, gate electrode was formed in the same way as source (S)/drain (D) electrode.

#### 3 Results

Fig 2(a) and (b) show the changes in transfer characteristic and  $\mu_{sat}$  respectively during the 2 hours of NBIS without applying negative drain bias (V<sub>G</sub> = -20V, V<sub>DS</sub> = 0V). A large shift in V<sub>th</sub> and negligible change in  $\mu_{sat}$  were observed. On the contrary, when the device was subjected to negative drain bias under NBIS condition (V<sub>G</sub>=V<sub>DS</sub> = -20V), a small V<sub>th</sub> shift and significant increase in  $\mu_{sat}$  were observed as shown in Fig 2(c) and (d) respectively.

#### 4 Discussion

We speculated that the reduction of parasitic resistance ( $R_P$ ) due to the formation of highly doped region is the direct cause of the enhanced field-effect mobility. To evaluate the  $R_P$ , we used gated-transmission line method (TLM). The total drain to source resistance ( $R_{tot}$ ) of a TFT operated in a linear region can be expressed as follows [3],

 $R_{tot} = R_{ch} + R_{P}$ (1)

 $= L/W\mu_{FEi}C_g(V_{GS}-V_{th}-V_{DS}/2) + R_p \qquad (2)$ 

where L, W,  $\mu_{FEi}$  and C<sub>g</sub> are channel length, channel width, intrinsic mobility and gate capacitance, respectively. Fig 3 shows the measured R<sub>tot</sub> for various L under the same bias condition (V<sub>GS</sub>-V<sub>th</sub> = 10V, V<sub>DS</sub> = 0.1V) and identical channel width of 40 $\mu$ m. By fitting a line to this plot of R<sub>tot</sub> versus L, we can obtain R<sub>p</sub> according to the equation (2). The extracted R<sub>p</sub> was 9430  $\Omega$  for the pristine state and this is comparable to the reported value. It is well known that the R<sub>p</sub> comes from the resistive region of bulk AOS and S/D contacts in the conventional inverted staggered TFTs or top gated TFTs having bottom contact configuration like the tested device herein [4].

We also performed the same procedure to evaluate the  $R_p$  of the device which is treated by the proposed doping method. After the doping process, the  $R_{tot}$ decreased for all channel lengths as shown in Fig 3. However, no y-intercept was found unlike the untreated case. This means that effective channel length becomes shorter than mask length due to the increase in carrier concentration near the drain part as depicted in Fig 4.

Another solid evidence for the selective doping was found in capacitance-voltage (C-V) measurements. Figure 5(a) and (b) show the gate-to-drain capacitance (C<sub>GD</sub>) and gate-to-source capacitance (C<sub>GS</sub>) respectively. After the doping process, the C<sub>GD</sub> under negative gate bias nearly doubled while the C<sub>GS</sub> was almost unchanged. This is due to the local increase in doping density and consequential reduction in thickness of depletion layer as stated earlier. Note that, this increased capacitance and  $\mu$ sat have remained stable even after two months past from the day we had treated the device.

#### 5 Conclusions

Selective doping is accomplished by applying

negative drain bias during NBIS test. The reduction of contact resistance is confirmed by TLM analyses.

#### References

- [1] J.-H. Shin, J.-S. Lee, C.-S. Hwang, S.-H. Ko Park, W.-S. Cheong, M. Ryu, C.-W. Byun, J.-I. Lee, and H. Y. Chu, "Light Effects on the Bias Stability of Transparent ZnO Thin Film Transistors," ETRI J. 31, 62 (2009).
- [2] H. Oh, S.-M. Yoon, M. K. Ryu, C.-S. Hwang, S. Yang, and S.-H. Ko Park, "Photon-accelerated negative bias instability involving subgap states creation in amorphous In–Ga–Zn–O thin film transistor," Appl. Phys. Lett. 97, 183502 (2010).
- [3] B. D. Ahn, H. S. Shin, H. J. Kim, J.-S. Park, and J. K. Jeong, "Comparison of the effects of Ar and H<sub>2</sub> plasmas on the performance of homojunctioned amorphous indium gallium zinc oxide thin film transistors" Appl. Phys. Lett. 93, 203506 (2008).
- [4] J. Kanicki, F. R. Libsch, J. Griffith, and R. Polastre, "Performance of thin hydrogenated amorphous silicon thin - film transistors," J. Appl. Phys. 69, 2339 (1991).

## \* Acknowledgements

This work was supported by National Research Foundation of Korea(NRF) grant funded by the Korea government(MSIT) (2020M3H4A3081897, Development of backplane technology and evaluation platform for the materials in the ultra-small channel / highly flexible TFTs)



Fig. 1 Schematics illustrating distribution of positive charges inside a-IGZO under NBIS condition with drain bias of (a) 0V and (b) -20V



Fig. 2 Evolutions of transfer characteristics under NBIS condition with drain bias of (a) 0V and (c) -20V as a function of test time. (b) and (d) are the changes in saturation mobility obtained from (a) and (c), respectively.



Fig. 3 Plots of R<sub>tot</sub> as a function of the channel length for pristine state and doped device via proposed method.



Fig. 4 Schematic diagrams of resistance elements in a top-gated TFT having bottom contact configuration with (a) un-doped and (b) doped drain region



Fig. 5 (a) Gate to drain and (b) gate to source capacitance as a function of gate bias before and after the doping process