## **Catalyst-free formation of Si/Ge core-shell nanowire arrays**

•Xiaolong Zhang<sup>1,2</sup>, Wipakorn Jevasuwan<sup>1</sup>, and Naoki Fukata<sup>1,2</sup>

Email: s1636016@s.tsukuba.ac.jp; FUKATA.Naoki@nims.go.jp

<sup>1</sup>International Center for Materials Nanoarchitectonics, National Institute for Materials Science, Japan <sup>2</sup>University of Tsukuba, Japan

## Abstract:

Silicon (Si) and germanium (Ge) nanowires (NWs) have been suggested as building blocks of vertical type metal oxide semiconductor field effect transistors (MOSFETs) with high speed and low energy consumption [1-2]. The general method to the synthesis of the NWs is chemical vapor deposition (CVD) approach based on the vapor-liquid-solid (VLS) growth mechanism that requires metal as catalysts, such as gold, which causes contamination in the NW structure and affects their properties. Moreover, NWs are grown in many directions by CVD, which are inefficient for integration. Development of catalyst-free growth of NWs with array structure is highly desirable for future electronic devices.

In this study, we showed the feasibility of using catalyst-free method to fabricate p-Si/i-Ge core-shell NWs and p-Si/i-Ge/p-Si core-double shell NWs with well-ordered heterojunction structures. To prevent metal catalyst contamination, nanoimprint lithography (NIL) technique was performed, which was in combination with appropriate deposition and etching approaches. In addition, the technique can generate precisely ordered arrays of NWs with minimal defects. A precise diameter control for the NWs was realized by a simple thermal oxidation process, as shown in Fig.1. Impurity doping is important to functionalize nanostructures and realize novel devices. However, impurity scattering needs to be considered [2]. To suppress this, core-shell NWs were epitaxially grown after NIL. The structure is so called high electron mobility transistors (HEMTs). The p-Si/i-Ge coreshell and p-Si/i-Ge/p-Si core-double shell NWs have been realized. To characterize the NWs, Raman spectroscopy has been employed to study the bond states and electrical activities of dopant impurities. The hole gas accumulation could be reliably achieved in i-Ge region, which were evaluated by a peak shift and asymmetric broadening of Ge optical phonon peaks. Hole density was detected by precisely controlling selective doping in

NWs. the Si Transmission electron microscopy (TEM) with EDX mapping showed good crystallinity and sharp interface as shown in Fig. 2. X-ray diffraction (XRD) measurement has been characterized to exhibit the relationship of lattice stress between Si and Ge. The p-Si/i-Ge/p-Si core-double shell NWs were also fabricated to more clearly demonstrate hole gas accumulation and its the enhancement in the i-Ge layer. These results indicated that carrier transport region could be separated from the impurity doped region and therefore suppressed impurity scattering by constructing core-shell structures.



Figure 1. (a) non-treated (b) thermal oxidation processes



Figure2. EDX mapping (a) p-Si, (b) i-Ge, (c)p-Si/i-Ge, (d) high resolution TEM image.

## **References:**

- Xiang, J.; Lu, W.; Hu, Y.; Wu, Y.; Yan, H.; Lieber, C. M. Nature 2006, 441, 489–493.
- [2] Fukata, N.; Mitome, M.; Sekiguchi, T.; Bando,
  Y.; Kirkham, M.; Hong J.; Huang Z. L.; Snyder,
  R. ACS Nano 2012, 6(10), 8887-8895.