A - 5 - 5

Sputtered Lead Silicate Glass Film for Multilevel Interconnections

Kinya Kato, Keizo Shuto and Masahiko Hasegawa Musashino Electrical Communication Laboratory, Nippon Telegraph

and Telephone Public Corporation, Musashino-shi, Tokyo, 180 Japan The use of multilevel interconnections is playing an important role for high density LSI's. The discontinuity and photofabrication difficulty of upper level metal layers are a formidable problem in fabrication of multilevel interconnections because of step height increasing. It is necessary to introduce a planarization which relieves step height and inclination. This paper describes a new sputtering in Ne ambient for bubble-free lead silicate glass film formation which is required for glass flow planarization, and a fabrication of 4-level interconnection on MOS devices using this glass film.

1. Sputtering for Lead Silicate Glass Film Deposition

The sputtering gives capability for multicomponent film deposition and improved controllability of film thickness. However, it was found on examination that under the practical condition, sputtering in Ar ambient is unable to form lead silicate glass film of about lum thickness required for multilevel interconnections, without bubble formation in the glass flow process. The reason assumed is that Ar introduced into the glass film in the sputtering process is unable to diffuse away from the glass film and, as a result, expands thermally in the glass film, because the diffusion constant of Ar in glass is very low.

He and Ne, on the other hand, have a higher diffusion constant, therefore preventing bubble formation. However, He is of no practical use because the glass deposition rate in He ambient is below 1/10 of that in Ar. Ne ambient with about 0.7 times the glass deposition rate of Ar is the most appropriate one for glass film deposition. Fig.1 shows experimental results for manifesting the sputtering ambient effect.

Lead silicate glass film sputtered in pure rare gas ambient has a lower Pb ratio than the target glass. It is necessary to bring the Pb ratio in the glass film close to that in the glass target for sufficient planarization. Mixing  $O_2$  in the sputtering ambient is effective to increase the Pb ratio in the glass film<sup>(1)</sup> Because  $O_2$  has the same order of magnitude of diffusion constant as Ar in glass, more  $O_2$  mixture than 7.2% causes bubbles in the glass flow process. Table 1 shows the glass film deposition and flow conditions.

## 2. Fabrication of 4-Level Interconnections

The 4-level interconnection shown in Fig.2 was fabricated to verify the suitability of the lead silicate glass flow planarization for multilevel inter-

-159-

connections. The glass film thickness as deposited was about lum. As shown in Fig.2, the lead silicate glass film provides excellent planarization.

The 4-level interconnection similar to Fig.2 was fabricated on n-channel MOS devices with phosphorus doped polysilicon gate to evaluate the effects of this multilevel interconnection on active devices. Alkaline content of the glass target used was below 100 ppm, but no serious difference between this 4-level interconnection device and a single-level Al interconnection one has been observed on  $V_{\rm FB}$ 's, junction leakage currents and junction breakdown voltages. The reason assumed is that the gettering action of conventional phosphosilicate glass under the lead silicate glass is effective.

Dielectric constant of the lead silicate glass film was about 8 and resistivity was over  $10^{14} \Omega \cdot cm$ .

3. Conclusion

-

A new sputtering in Ne ambient has been developed for lead silicate glass film deposition, preventing bubble formation in the glass flow process. A 4-level interconnection using this sputtered glass film has been observed to have no serious influence on active device characteristics.

Reference (1) P.D.Davidse and W.A.Pliskin, IBM Technical Disclosure Bullitin 12(1970) 1792.



Table 1. Lead silicate glass film deposition and flow conditions



Glass thickness tg =0.96µm. Fig.2. 4-level interconnection.