Extended Abstracts of the 20th (1988 International) Conference on Solid State Devices and Materials, Tokyo, 1988, pp. 205-208

# The Dielectric Reliability of Very Thin SiO<sub>2</sub> Films by Rapid Thermal Processing

Hisashi FUKUDA, Toshiyuki IWABUCHI and Seigo OHNO

Semiconductor Tech. Lab., Oki electric Industry Co., Ltd. 550-5, Higashiasakawa-cho, Hachioji, Tokyo 193, Japan

Very thin SiO<sub>2</sub> films, 3-10 nm in thickness, by rapid thermal processing (RTP) have been formed on silicon, and their dielectric reliability has been investigated in comparison with furnace grown oxides. The SiO<sub>2</sub> films grown by RTP are superior to furnace oxides on both the dielectric <sup>2</sup>breakdown and the Si-SiO<sub>2</sub> interface characteristics. On the RTP SiO<sub>2</sub> films, the quantum oscillation in MOS tunneling is clearly observed at 300 K. The Si-SiO<sub>2</sub> interface roughness is estimated to be 0.15 nm from the Fowler-Nordheim <sup>2</sup>plot. These results indicate that the Si-SiO<sub>2</sub> structure is ordered within one atomic layer.

## 1. Introduction

In future submicron MOS LSI's, gate insulators less than 10 nm in thickness will be required owing to the device scalling down. However, it is known that the thin  $SiO_2$  films formed by the conventional furnace oxidation at low temperature or in diluted oxygen, are poor in the interface characteristics <sup>1)</sup>. To obtain good electrical reliability, rapid thermal processing (RTP) is applied to the thin oxide growth. Its advantages are as follows : very thin oxide films can be formed at high temperature above 1000 <sup>O</sup>C, and good uniformity of oxide films over large area is expected<sup>2)-4)</sup>.

In this paper, we discuss the breakdown characteristics and uniformity of the thin SiO<sub>2</sub> by RTP in comparison with the conventional furnace grown oxides. Then, the Si-SiO<sub>2</sub> interface roughness formed during the RTP oxidation has been investigated from the tunneling characteristics.

### 2. Experimental

In this experiment, MOS capacitors composed of polysilicon gate-oxide-silicon were fabricated as follows : first, very thin (3-10 nm) SiO2 films were formed by irradiation of light from halogen lamps in dry oxygen at 1000-1200 <sup>O</sup>C on p and n type (100) silicon wafers . And then n<sup>+</sup> polysilicon gates were formed on the oxide. Electrical properties of the MOS capacitors were characterized by high frequency (1 MHz) and quasi-static C-V , and ramp-voltage I-V measurements. The dielectric reliability of the SiO<sub>2</sub> has been investigated with the breakdown histogram and the data of time-dependent dielectric breakdown (TDDB) test.

#### 3. Results

3.1 Breakdown characteristics of SiO<sub>2</sub> grown by various methods of oxidation Figure 1 shows breakdown histograms for both RTP SiO<sub>2</sub> and furnace grown SiO<sub>2</sub> in diluted and wet atmospheres. Breakdown frequencies for the furnace oxides are centered around 11 MV/cm, and percentages of breakdown frequency small in the range of field are also found 8 MV/cm. On the other hand, the less than RTP SiO2 1050 °C grown at had the muximum of breakdown frequency at higher field about 1 MV/cm than those of the above furnace oxides. Moreover, some RTP capacitors high fields breakdown above showed 15 MV/cm, and there was no breakdown in the range of field below 9 MV/cm in the histogram.

Figure 2 shows the cumulative failure of TDDB test for furnace grown and RTP SiO, films. A difference between RTP at 1050 <sup>O</sup>C and at SiO, films grown 1150 °C is clealy observed. RTP SiO, The grown at 1150 °C gave a longer life time failure mode in the intrinsic breakdown region.



Fig.l Breakdown histograms for MOS capacitors made with furnace grown and RTP SiO\_ films. The gate area is 10.2 mm<sup>2</sup>.



Fig.2 Cumulative % failure-stress time relation in TDDB for both RTP SiO and furnace grown oxide films. The film thickness is 9.5 nm, and the current density is  $0.5 \text{ A/cm}^2$ 

3.2 The Si-SiO<sub>2</sub> interface characteristics of thin RTP SiO<sub>2</sub> films

Figure 3 shows the interface trap density ( $D_{it}$ ) versus surface potential characteristics of MOS capacitors obtained from quasi-static C-V measurements. It is found that  $D_{it}$  for RTP SiO<sub>2</sub> is much smaller than those of furnace grown oxides. On the RTP SiO<sub>2</sub> grown at 1200 °C,  $D_{it}$  at the midgap is about 8x10<sup>10</sup> cm<sup>-2</sup>eV<sup>-1</sup>.



Fig.3 Interface trap densities of the MOS capacitors with the RTP  $SiO_2$  and furnace grown  $SiO_2$ . Oxidation conditions are shown in the figure.

The characteristics of tunneling current versus voltage was measured on MOS capacitors with very thin RTP  $\text{SiO}_2$ films. The data were taken for capacitors having gate area of  $0.02 \text{ mm}^2$ , at 300 K. As shown in Fig.4, oscillation in the region of the Fowler - Nordheim (F-N) current is observed for negative gate bias, but for positive bias. The amplitude of oscillation is enhanced with decreasing SiO<sub>2</sub> thickness ( $\leq 6 \text{ nm}$ ).



Fig.4 Characteristics of tunneling current versus bias voltage. The oxide thickness is 4.82 nm.

3.3 Characteristics of time-to- breakdown for the RTP SiO<sub>2</sub> films

The effect of oxide thickness on the constant current TDDB characteristics has been investigated in the oxide thickness range of 3 - 10 nm. Figure 5 shows the dependence of time-to- breakdown ( $t_{BD}$ ) on injected current density ( $J_{OX}$ ), where the oxide thickness is taken as a parameter. From Fig.5, it is found that  $t_{BD}$  decreases with increasing  $J_{OX}$  for all samples. The  $t_{BD}^{-}$  J<sub>OX</sub> characteristics also shows a tendency that  $t_{BD}$  increases with decreasing the oxide thickness, in particular in the range of  $J_{OX}$  less than  $1 \text{ A/cm}^2$ .



Fig.5 Time-to-breakdown versus injection current density. Oxide thickness is shown as a parameter.

## 4. Discussion

MOS capacitor with the The RTP SiO, film has a lower interface trap density in comparison with furnace grown oxides. It is considered that the RTP oxidation induces considerable reduction of dangling bond and/or unterminated Si oxygen at Si-SiO, interface. Under these conditions, the oscillation in MOS tunneling becomes clearly appreciable. In most oxides by furnace oxidation at grown the temperature below 900 °C, the oscillation been very weak 9). It is due to has poor quality of Si-SiO<sub>2</sub> interface or defects in bulk SiO2 . The oscillation in MOS tunneling occurs by the quantum interference between tunneled electron waves and reflected electron waves at Si-SiO, interface. Thus, if there is a transition region at interface, electron waves are scattered and the interference is strongly damped.

The Si-SiO<sub>2</sub> interface roughness is is estimated from the slope of the F-N plot <sup>10)</sup>. Figure 6 shows the F-N plot for an oxide thickness of 4.82 nm, in which the asperity (a) at Si-SiO<sub>2</sub> interface is indicated as a parameter. In Fig.6, the value of a=0.15 nm is best fitted to the data obtained here. These results indicate that the Si-SiO, structure is ordered within one atomic layer. However, as I-V measurements are done repeatedly, the oscillation in MOS tunneling becomes weak, and the slope of F-N plot becomes to be small. These indicate that the transition region at the Si-SiO, interface is spread due to strained Si-O-Si bonds that the are broken by electron impact. As a result, the interface trap density also increases the electron with increasing injection into SiO<sub>2</sub> film.

The oxide breakdown due to F-N electron injection shows that the tBD increases as oxide thickness is reduced. In SiO, above 10 nm in thickness, tunneled electrons are accelerated in the SiO2 conduction band and bring to impact oxide ionazation. The breakdown under caused by the these conditions is electron trapping and hole generation<sup>11)</sup>.

For thinner  $\text{SiO}_2$  films ( $\leq 6$  nm), some electrons go along to the oxide conduction band by F-N tunneling, but the other electrons are tunneled directly.



10<sup>7</sup>/E (cm/V)

Fig.6 Fowler-Nordheim plot for the MOS capacitor with RTP grown oxide. The SiO<sub>2</sub> thickness is 4.82 nm. The asperity ( a ) is shown in figure. Thus, the probability of electron trapping becomes to be small, then the time-to-breakdown becomes longer.

#### 5. Conclusion

The electrical properties and the dielectric reliability of RTP SiO, film have been investigated as compared with furnace grown oxide film. The SiO, film grown by RTP is superior to furnace oxides, as evidenced by their excellent uniformity of breakdown field and a lower interface trap density. Furthermore, the oscillation in MOS tunneling is clearly observed on capacitors having thin RTP SiO<sub>2</sub> films ( $\leq 6$ nm). From these results, it is concluded that the thin SiO<sub>2</sub> film grown by RTP has an excellent Si-SiO<sub>2</sub> interface uniformity and a longer lifetime on oxide breakdown compared with furnace grown oxides.

#### References

- R.R.Razouk and B.E.Deal; J.Electrochem.Soc. <u>126</u> (1979)1573
- 2) J.Nulman, J.P.Krusius and A.Gat; IEEE Electron Device Lett. <u>EDL-6</u> (1985)205
- 3) M.M.Moslehi,S.C.Shatas,K.C.Saraswat and J.D.Meindl; IEEE Trans.Electron Devices <u>ED-34</u> (1987) 1407
- 4) Y.Sato and K.Kiuchi; J.Electrochem.Soc. <u>133</u> (1986) 652
- 5) G.P.Petersson,C.M.Svensson and J.Maserjian ; Solid-State Electron. <u>18</u> (1975) 449
- 6) J.Maserjian and N.Zamani; J.Appl.Phys. <u>53</u> (1982) 559
- 7) M.V.Fischetti, D.J.DiMaria, L.Dori, J.Batey, F.Tierney and J.Stasiak; Phys.Rev.B <u>35</u> (1987) 4405
- 8) M.V.Fischetti, D.J.DiMaria; Solid-State Electron. <u>31</u> (1988)629
- 9) G.Lewicki and J.Maserjian ; J.Appl.Phys. <u>46</u> (1975) 3032
- 10) J.Suñe,Y.Placencia,F.Campabadal and X.Aymerich ; Surf.Sci. <u>189/190</u>(1987)346
- 11) I.C.Chen,S.E.Holland and C.Hu ;IEEE
  Trans. Electron Devices ED-32 (1985) 413