# Small-Sized Collector-Up Ge/GaAs Heterojunction Bipolar Transistors with High Gain, Low Base Resistance, and High f<sub>max</sub>

M. Kawanaka, N. Iguchi, A. Furukawa, and J. Sone Fundamental Research Laboratories, NEC Corporation, 34, Miyukigaoka, Tsukuba, Ibaraki, 305, Japan

Small-sized collector-up Ge/GaAs HBTs have been successfully fabricated and they operated at high collector current density for the first time. A current gain of these devices took a peak value of as large as 200 at a current density of  $6 \times 10^4$  Acm<sup>-2</sup>, and no degradation in the current gain was observed with decreasing a collector width down to 2 µm. The capability of lower voltage operation was also shown. Intrinsic and extrinsic base resistance were as low as 180  $\Omega/\Box$  and 90  $\Omega/\Box$ , respectively. The calibrated values of  $f_T$  and  $f_{max}$  were 25 GHz and 60 GHz, respectively. Larger value of  $f_{max}$  compared with  $f_T$  might be attributed to low base resistance and low base-collector capacitance expected from the collector-up structure.

#### 1. Introduction

The combination of Ge and GaAs is ideally suited for high-speed and low-power n-p-n heterojunction bipolar transistors (HBTs),<sup>1-6)</sup> because of lower operating voltage, lower contact resistance, and lower base resistance due to narrower bandgap and higher hole mobility of Ge than other conventional material systems. Moreover, collectorn-Ge/p-Ge/n-GaAs have up HBTs structural advantages over emitter-up structures for lower basecollector capacitance.<sup>7)</sup> From the viewpoint of epitaxial growth, Ge-on-GaAs (nonpolar-on-polar epitaxy) structures are also desirable to realize antiphase-domain-free epitaxial growth.

We have previously reported the fabrication of Ge/GaAs HBTs with a collector-up structure using molecular beam epitaxy (MBE) for the first time and they exhibited a current gain of  $45.^{30}$  In this paper, we report the fabrication of small-sized collector-up Ge/GaAs HBTs with a collector width of 2 µm, the minimum size in the present fabrication, and the static and RF performance of these HBTs operating at high collector current density for the first time.

## 2. Device Structure and Fabrication

The HBT layer structures are shown in Table I. The HBT structures used for this study were grown using an MBE system<sup>8)</sup> with two growth chambers. Initially, a Si-doped GaAs sub-emitter layer ( $n = 1 \times 10^{19}$  cm<sup>-3</sup>, 1 µm), a Si-doped GaAs emitter layer ( $n = 7 \times 10^{16}$  cm<sup>-3</sup>, 2500 Å) were grown on  $n^+$ -GaAs (100) substrates in the GaAs growth chamber. The substrates were then transferred into the Ge

| TABLE I Device Epitaxiai Structu | structure |
|----------------------------------|-----------|
|----------------------------------|-----------|

| Layer         | Material             | Thickness | Doping                                |
|---------------|----------------------|-----------|---------------------------------------|
| Sub-collector | n <sup>+</sup> -Ge   | 2000 Å    | 5×10 <sup>19</sup> cm <sup>-3</sup>   |
| Collector     | n-Ge                 | 4000 Å    | 2×10 <sup>17</sup> cm <sup>-3</sup>   |
| Base          | *p-Ge                | 1000 Å '  | **2×10 <sup>14</sup> cm <sup>-2</sup> |
| Emitter       | n-GaAs               | 2500 Å    | 7×10 <sup>16</sup> cm <sup>-3</sup>   |
| Sub-emitter   | n <sup>+</sup> -GaAs | 1 µm      | 1×10 <sup>19</sup> cm <sup>-3</sup>   |
| Substrate     | n <sup>+</sup> -GaAs |           | 2×10 <sup>18</sup> cm <sup>-3</sup>   |

\* doping by Ga-diffusion into Ge from GaAs surface

\*\* sheet carrier density

growth chamber with a low arsenic back pressure, which avoids arsenic contamination into the Ge film during the Ge growth process. Subsequently, a nondope Ge base layer (1000 Å) was grown. The base layer was automatically doped to p-type with the sheet carrier density of  $2 \times 10^{14}$  cm<sup>-2</sup> by the selective diffusion of Ga atoms from GaAs surface with controlling GaAs surface superstructures. The Ga density in the base layer gradually decreased from Ge/GaAs interface to base-collector junction, and the drift-base structure was formed. Finally, an arsenic-doped Ge collector layer ( $n = 2 \times 10^{17}$  cm<sup>-3</sup>, 4000 Å), and an arsenic-doped Ge sub-collector laver  $(n = 5 \times 10^{19} \text{ cm}^{-3}, 2000 \text{ Å})$  were sequentially grown. Arsenic doping for Ge was achieved by newly developed doping method using GeAs

#### sources.9)

A schematic cross section of the HBT structure is shown in Fig. 1. Ti/Pt/Au was used for collector contact. The collector layer region was formed by reactive ion etching with CF4 using the collector contact metal as a mask. Boron ions were implanted twice using the same metal mask as is used in the formation of the collector region. Boron ions were first implanted into GaAs layer through Ge external base region at 130 keV at a dose of 3  $\times$  10<sup>13</sup> cm<sup>-2</sup>; this limits the active area of the emitter junction. Next to make the external base region heavily p-type, boron ions were implanted into the external base region at 70 keV at a dose of 2 x 10<sup>14</sup> cm<sup>-2</sup>. Alloyed AuGe/Ni/Au was used for emitter contact and non-alloyed Ti/Pt/Au was used for base contact.



Fig. 1 Schematic cross section of an n-Ge/p-Ge/n-GaAs HBT with a base layer formed by Ga-atom diffusion from the GaAs surface.

#### 3. Results and Discussion

Figure 2 shows a typical common-emitter output characteristics of an HBT with a collector size of 10  $\mu$ m  $\times$  10  $\mu$ m. The collector-size effect of HBTs on the same wafer was characterized by the current gain at  $J_c = 5 \times 10^4$  Acm<sup>-2</sup>, which is shown in Fig.3. Collector length was kept to be 5 µm in this characterization with the collector width varied. A typical current gain was 200 for these devices. No degradation in the current gain was observed with decreasing a collector width down to 2 µm, the minimum size in the present fabrication. This implies little surface recombination occurred at base edge. The excellent high gain of the device is attributed to a large valence band offset,<sup>10</sup> which blocks hole injection into the emitter.

Figure 4 shows the dependence of the current gain  $h_{FE}$  and the current gain efficiency  $h_{fe}$  on the collector current density for a device of nominal dimension 2 µm × 5 µm. A current gain of the HBTs took a peak value of as large as 200 at a current density of 6 × 10<sup>4</sup> Acm<sup>-2</sup>, and the dependence of gain on the collector current was fairly flat. This weak dependence of the current



Fig. 2 Common-emitter characteristics of Ge/GaAs HBTs having an emitter area of 10  $\mu$ m  $\times$  10  $\mu$ m. The current gain of more than 200 was obtained.



Fig. 3  $1/h_{FE}$  versus collector width for Ge/GaAs HBTs. No significant decrease of current gain occurred as their collector width decreased.



Fig. 4 Current gain versus collector current density for Ge/GaAs HBTs. A peak value of current gain was taken at a current density of  $6 \times 10^4$  Acm<sup>-2</sup>.

gain on the collector current is indicative of low surface recombination velocity of the Ge base. No time-dependent degradation in the static characteristics was observed even when operating at a current density over  $1 \times 10^5$  Acm<sup>-2</sup>. In the Gummel plot, the collector current was expressed as  $I_1 \exp(qV_{EB}/nkT)$  with an ideal factor *n* nearly equal to unity. The constant I<sub>1</sub> was  $1 \times 10^{-12}$  Acm<sup>-2</sup>, which was about 7 times as large as that of AlGaAs/GaAs HBTs. This implies the capability of lower voltage operation in the circuit application. Intrinsic and extrinsic base resistances were as low as 180  $\Omega/\Box$  and 90  $\Omega/\Box$ , respectively, due to a large Gummel number of  $2 \times 10^{14}$  cm<sup>-2</sup> and to high hole mobility in Ge.

RF-characteristics of the HBT with a collector width of 2 µm were measured. The HBT structure was grown on  $n^+$  substrate, which led to a large pad parasitic. In this case, the S-parameters of the device were determined by the following procedures; the F-parameters of pads were calculated from the measured S-parameters of through-pad-patterns and the F-parameters of the real device were determined by subtracting the F-parameters of the pads from the F-parameters transformed from the measured Sparameters of devices. In this way, a cutoff frequency, f<sub>T</sub>, and a maximum oscillation frequency, f<sub>max</sub>, were evaluated without the parasitic effects associated with the pad structure. The calibrated values of  $f_{\rm T}$  and  $f_{\rm max}$  were 25 GHz and 60 GHz, respectively, as shown in Fig. 5. Larger value of  $f_{max}$  compared with  $f_T$  might be attributed to low base resistance and low base-collector capacitance expected from the collector-up structure. The width of the extrinsic base region is 12 µm for a device with a collector width of 2 µm. An extrinsic emitter-base capacitance was supposed to be large, which suppressed the value of  $f_{T}$ . The RF performance is expected to be improved considerably, when the self-aligned structure is adopted.



Fig. 5 AC performance measured in the commonemitter configuration.

### 4. Summary

We have demonstrated small-sized collector-up Ge/GaAs HBTs with operating at high collector current density for the first time. A high current gain of 200 was achieved for these devices at a current density of  $6 \times 10^4$  Acm<sup>-2</sup>, and no degradation in the current gain was observed with decreasing a collector width down to 2 µm. Intrinsic and extrinsic base resistance were as low as 180  $\Omega/\Box$  and 90  $\Omega/\Box$ , respectively. The calibrated values of  $f_T$  and  $f_{max}$  were 25 GHz and 60 GHz, respectively.

These results for the small-sized collector-up Ge/GaAs HBTs suggest that they have promising potential for high-speed and low-power digital circuit and high-frequency device applications. The RF performance is expected to be improved considerably, with further reduction of the device size through self-alignment, and optimization of the layer structures.

## Acknowledgment

The authors would like to thank Dr. R. Lang for his continuous encouragement, Drs. K. Honjo, H. Simawaki and N. Nagano for fruitful discussions.

#### References

- 1) D. K. Jadus and D. L. Feucht, IEEE Trans. Electron Devices **ED-16** (1969) 102.
- F. Ishizuka, K. Sugioka and T. Itoh, J. Appl. Phys. 59 (1986) 495.
- T. Kimura, M. Kawanaka and J. Sone, Proc. 47th IEEE Device Res. Conf. (Cambridge, MA), 2A-8 (1989) June 19-21.
- S. Strite, M. S. Ünlü, K. Adomi, G. B. Gao and H. Morkoç, IEEE Electron Device Lett. 11 (1990) 233.
- N. Chand, J. Klem and H. Morkoç, Appl. Phys. Lett. 48 (1986) 484.
- M. Kawanaka, T. Kimura and J. Sone, J. J. Appl. Phys. 30 (1991) 1659.
- 7) H. Kroemer, Proc. IEEE 70 (1982) 13.
- M. Kawanaka and J. Sone, J. Cryst. Growth 95 (1989) 421.
- M. Kawanaka, N. Iguchi, S. Fujieda, A. Furukawa and T. Baba, to be published at J. Appl. Phys.
- 10) M. Dahmen, U. Rau, M. Kawanaka, J. Sone and J. H. Werner, Appl. Phys. Lett. 62 (1993) 261.