# Advanced Ti Salicide Technology for High Performance Quarter-Micron Logic LSIs

Jun Suenaga, Hirofumi Sumi, Kazuhiro Tajima, Atsushi Horiuchi, Michihiro Kanno and Yutaka Okamoto

MOS Process dept., MOS LSI div., Semiconductor Company, Sony Corporation 4-14-1 Asahi-cho, Atsugi, Kanagawa, 243, Japan TEL +81-462-30-6674, FAX +81-462-30-5400

An advanced Ti salicide technology is proposed for high performance quarter-micron logic LSIs. A new salicide process named ESPAD (Enhanced Silicidation with Pre-Amorphization using Direct ion implantation) in combination with an optimum RTP (Rapid Thermal Processing) and furnace annealing has been developed. The formed TiSi<sub>2</sub> is able to maintain low sheet resistance even in narrow  $(0.2 \mu \text{ m})$  S/D region to achieve minimum basic cell size and low junction leakage current. High performance logic LSIs with low stand-by current are fabricated using this technology.

### 1. Introduction

Ti salicide technology is widely used to reduce the parasitic resistance for high performance logic LSIs. In conventional TiSi<sub>2</sub> technology, the sheet resistance increases in narrow regions in the C49-TiSi2 crystal phase. In order to improve such sheet resistance characteristics, a preamorphized Ti salicide process with additional annealing was developed to form stable C54-TiSi2 crystal phase (1). However, TiSi2 over-growth is resulted on the LDD sidewall spacer and field oxide area by such additional annealing. On the other hand, Co salicide technology has been also proposed as a substitute for TiSi2 in smaller than quartermicron devices because of its stable low sheet resistance in narrow regions (2) (3). In this paper, we propose a new process named ESPAD (Enhanced Silicidation with Pre-Amorphization using Direct ion implantation) useful for quarter-micron logic LSIs as well as Co salicide.

## 2. Process Flow

#### 2.1 Source/Drain Process Module

A process flow for CMOS fabrication is shown in Fig. 1. For the formation of Nch S/D region, As ions were directly implanted into the Si substrate in order to prevent the Si substrate from being contaminated by knocked-on oxygen from the oxide. After the Nch S/D implantation, furnace annealing was used in O2 ambient for the stress relaxation at the LDD sidewall and LOCOS edges. BF2 ions were implanted into the Si substrate through SiO<sub>2</sub>, where the fluorine obstructs the silicide reaction being trapped in this SiO<sub>2</sub> layer and the boron passes through to the Si substrate. Next, activation RTA was used at 1000 °C for 10 sec with controlled heating and cooling rates of 10 °C/sec. After the activation annealing, furnace annealing was applied at 800 °C, where residual Si crystal defects recover completely and the junction depth does not increase. Moreover, at the gate sidewall edges and LOCOS edges, stress was relaxed by these heat treatments <sup>(4)</sup>. As a result, no Si crystal defect was generated after the silicide formation on the S/D region.



Fig. 1. Process flow for CMOS fabrication.

#### 2.2 Ti Salicide Process Module

After complete cleaning on the Si surface using an HF solution, As ions were implanted into the Si surface to amorphize. When the residual oxide exists on the surface of the Si substrate without that cleaning, the oxygen, which is implanted from the oxide by collision with As ions at the surface, obstructs the C-54 TiSi<sub>2</sub> phase formation by silicidation annealing. After the Ti deposition, salicide was formed at the S/D regions by 2 step annealing method.

#### 2.3 Contact Process Module

CVD  $SiH_4$ -SiO<sub>2</sub> and CVD  $O_3$ -TEOS-SiO<sub>2</sub> as an interlayer were deposited on the TiSi<sub>2</sub>. When the CVD  $O_3$ -TEOS-SiO<sub>2</sub> was directly deposited on the TiSi<sub>2</sub>, a contact resistance was unstable after contact formation because of oxidation of TiSi<sub>2</sub> by active  $O_3$ .

For fabrication of logic LSIs with minimum cell area, it is necessary to use contact ion implantation process in order to suppress contact leakage current caused by etching at LOCOS edges when contact alignment error occurs. After contact hole formation in cells of logic LSIs, contact ion implantation and activation RTA were used at 850  $^{\circ}$ C for 30 sec with controlled heating and cooling rates of 10  $^{\circ}$ C /sec. Agglomeration and oxidation of TiSi<sub>2</sub> surface are suppressed in this condition. Before metallization, ICP (Inductively Coupled Plasma) soft etching with Ar ions was used as in-situ premetallization <sup>(5)</sup>.

### 3. Results and Discussion

Fig. 2 shows the cross-sectional SEM micrograph of a developed logic LSI. Uniform  $\text{TiSi}_2$  can be formed even in narrow regions. Furthermore, over-growth of the silicide on the sidewall and field oxide regions is completely prevented by the ESPAD process. Fig. 3 shows plane view TEM micrograph of ESPAD  $\text{TiSi}_2$  on  $0.2 \,\mu$  m width N<sup>+</sup> diffusion region. In the ESPAD process, stable C-54 phase  $\text{TiSi}_2$  can be formed even in such narrow region.

Dependence of sheet resistance on diffusion layer line width is shown in Fig. 4. Low sheet resistance at less than  $0.25 \,\mu$  m can be obtained using the ESPAD-TiSi<sub>2</sub>. On the other hand, the sheet resistance of TiSi<sub>2</sub> formed by conventional 2step annealing process begins increasing at  $1.0 \,\mu$  m width.



Fig. 2. Cross-sectional SEM micrograph of a developed logic LSI.



Fig. 3. Plane view TEM micrograph of ESPAD TiSi<sub>2</sub> on a 0.2  $\mu$  m width N+ diffusion region.



Fig. 4. Sheet resistance of a  $TiSi_2$  as a function of diffusion layer width.

Junction leakage current characteristics are shown in Fig. 5. Using the optimized annealing processes (oxidation after NSD II, 2S/D ANL, and RTA processes with controlled heating and cooling rates of 10 °C/sec), stable  $TiSi_2$  can be formed on the S/D region and low junction leakage levels are maintained.



Fig. 6 shows a cross-sectional TEM micrograph at the bottom of the contact hole on  $N^+$  TiSi<sub>2</sub> using furnace annealing for contact activation. TiSi<sub>2</sub> surface is oxidized by the atmosphere. The oxide can not be etched off easily by the ICP soft etching with Ar ions and obstructs ohmic contact formations on TiSi<sub>2</sub>. We observed the oxidation by EDX (Fig. 7). On the other hand, using RTA for the

annealing, it is possible to suppress the oxidation and to form stable ohmic contact. Removing the oxide from salicide processes is one of the most important matters.



Fig. 6. Corss-sectional TEM micrograph at the bottom of contact hole on  $TiSi_2$ , using furnace annealing for contact activation.





A CMOS transistor with the ESPAD-TiSi<sub>2</sub> has superior drivability. We also estimated the CMOS performance with a bending gate structure with S/D width of 0.2  $\mu$  m (Fig. 8). As the ESPAD-TiSi<sub>2</sub> is able to maintain low sheet resistance even in regions of smaller than 0.2  $\mu$  m in the width, excellent V<sub>d</sub>-I<sub>d</sub> characteristics of CMOS with ESPAD-TiSi<sub>2</sub> are obtained (Fig. 9).

## 4. Conclusion

We have demonstrated that the ESPAD-TiSi<sub>2</sub> with an advanced CMOS module process is highly effective for obtaining low sheet resistance. It is also necessary to optimize annealing processes and contact formation processes for obtaining low leakage current and stable ohmic contact in such Ti salicide devices. This technology is particularly effective for the development of quarter-micron logic LSIs.

## 5. Acknowledgment

The authors would like to thank H. Masuya for her TEM analysis and staffs at Process Line Department for help in the device fabrication.

#### 6. References

I. Sasaki et al., Symp. on VLSI Tech., pp.66-67, (1992).
(2)S. Kubicek et al., Symp. on VLSI Tech., pp.105-106, (1995).
(3)K. Goto et al., IEDM, pp.449-452, (1995).
(4)K. Ohyu et al., SSDM, pp.411-414, (1987).
(5)H. Sumi et al., SSDM, pp.312-314, (1995).



Fig. 8. Schematic diagram of bending gate Tr.



Fig. 9.  $V_d^{-I_d}$  characteristics of (a) NMOS bending gate Tr. and (b) PMOS bending gate Tr. with ESPAD-TiSi