## New Low k Material "LKD<sup>TM</sup>" for Al Damascene Process Application

R. Nakata, M. Kawai, N. Yamada, H. Miyajima, K. Higashi, H. Ichinose, S. Seta, Y. Matsui, G. Minamihaba,

N. Matsunaga and N. Hayasaka

ULSI Process Engineering Laboratory, TOSHIBA CORPORATION

8, SHINSUGITA-CHO, ISOGO-KU, YOKOHAMA, 235-8522, JAPAN

Phone: +81-45-770-3608 FAX: +81-45-770-3564 E-mail: nakata@amc.toshiba.co.jp

## Introduction

Reducing the parasitic capacitance of wiring is highly effective in realizing high performance devices such as RISC. Therefore, organic polymers, organic SOG and etc. have been widely investigated as low dielectric constant (low k) interlayer dielectrics (ILD) materials. Organic SOG have already been widely used as gap filling layers because it has good gap-filling capability, high thermal stability and low k. However, in order to apply this film to damascene process, high mechanical strength is required to stand a metal CMP step. Lack of mechanical strength cause wiring resistance increase and degradation of open/short yield due to wiring thinning or scratching.  $LKD^{TM}$  film, methyl-polysiloxane based organic SOG from JSR Corporation, has sufficient mechanical strength to stand a metal CMP step without capping PE-SiO<sub>2</sub> layer. We applied  $LKD^{TM}$  film to Al damascene process using Al reflow sputtering technique, and it was confirmed that  $LKD^{TM}$  film is compatible with that process.

## Experiment and Results

Two types of  $LKD^{TM}$  films and PE-SiO<sub>2</sub> film as shown in Table 1 were prepared for comparison.  $LKD^{TM}A$  film has similar properties as conventional organic SOG has.  $LKD^{TM}B$  film is an improved material of  $LKD^{TM}A$  film which has stronger mechanical strength.

Fig.1 shows the fabrication process for the double level Al damascene structure using  $LKD^{TM}$  films. This structure was composed of the first level Al wiring (D1) by a single damascene, the second level Al wiring (D2) by a dual damascene and the ILD by ILD/PE-SiO2 stack films, where  $LKD^{TM}$  films were embedded between Al wiring. As comparison, the same structure using only PE-SiO<sub>2</sub> film was fabricated.  $LKD^{TM}$  films were spin-coated on PE-SiO<sub>2</sub> film and cured in N<sub>2</sub>. The wiring trench and via hole were formed by photo-resist and RIE process. ARL and photo-resist stripping were done by oxygen reactive ion etching (O<sub>2</sub> RIE) due to prevent decrement of CH<sub>3</sub> radicals by O<sub>2</sub> plasma<sup>1)</sup>. The wiring trench and via hole were filled by Al reflow sputtering process using a Nb liner<sup>2)</sup>, whose maximum temperature was 450°C. Al and Nb liner outside the trench were removed by CMP.

Fig.2 shows photographs of the fabricated double level Al damascene structure. There is no degradation of Al reflow characteristics due to degas from  $LKD^{TM}$  films or scratching on surface of Al wiring and  $LKD^{TM}$  films after CMP. Good wiring open/short yield was obtained.

Fig.3 shows the k fitting procedure. First, wiring to wiring capacitance of D1 with comb structure for two types of  $LKD^{TM}$  films was measured. Second, with k of ILD films between Al wiring as an unknown quantity, this capacitance was simulated from actual dimension data obtained from the cross sectional view and k of PE-SiO<sub>2</sub> film (4.0). Lastly, k of  $LKD^{TM}$  film was found from fitting measured capacitance with simulated one. Table 2 shows the obtained results. The k values of both  $LKD^{TM}$  films show 2.5, and it is found that these values are not changed before or after the damascene process step.

Fig.4 shows mean thinning thickness across the wafer after a metal CMP step. Thinning thickness was obtained from wiring resistance of D1 pattern as shown in Fig.5. It is found that even without capping PE-SiO<sub>2</sub> layer, thinning thickness of  $LKD^{TM}B$  can be decreased to about half of that of  $LKD^{TM}A$  film, which is practical level. This remarkable decrease is thought to be the effect of the high mechanical strength of  $LKD^{TM}B$  film. Table2 summarizes obtained results.

At the present time, a single layer  $LKD^{TM}$  film cannot be applied to Al dual damascene process because fine and high aspect via hole opening formation is very difficult due to etch stop phenomena. But, by combining these films to pillar process<sup>3</sup>, where via hole opening process is not required, double level Al damascene structure using single layer  $LKD^{TM}$  film which reduce layer to layer capacitance can be fabricated. Furthermore, k value of  $LKD^{TM}$  film can be reduced to 2.0 by altering its porosity. Not to mention,  $LKD^{TM}$  film can be applied to Cu damascene process.

## <u>Conclusions</u>

We have developed  $LKD^{TM}$  film which can be applied to Al damascene process. By using this  $LKD^{TM}$  film and Al reflow sputtering process using a Nb liner, wiring to wiring capacitance can be reduced by 35% and wiring resistance can be reduced by 40-50%<sup>2)</sup> compared with current PE-SiO<sub>2</sub> film and RIE Al wiring process. We plan to apply this technology to 0.18um device and beyond. Reference

1) Y. Homma et al., Solid-State Electronics Vol. 41, No. 7, P.1005, 1997

2) J. Wada et al., Proc. of VLSI symposium, P.48, 1998

3) K. Kajita et al., Proc. of IITC, 1999 in press

| , A.L. /                                                | $LKD^{TM}B$ | $LKD^{TM}A$ | PE-SiO <sub>2</sub> |
|---------------------------------------------------------|-------------|-------------|---------------------|
| Thermal<br>stability <sup>a)</sup><br>(°C)              | >450        | >450        | >1000               |
| H <sub>2</sub> O<br>degas level <sup>a)</sup><br>(A.U.) | <1/4        | <1/4        | 1                   |
| Youngs<br>modulus <sup>b)</sup><br>(Gpa)                | 3.9         | 2.7         | 69                  |
| Hardness <sup>b)</sup><br>(Gpa)                         | 0.63        | 0.3         | 8.8                 |
| Crack<br>resistance<br>(µm)                             | 1.3         | 0.8         | NVA                 |
| Dielectric<br>constant<br>(k)                           | 2.5         | 2.5         | 3.9-4.1             |

 ONb, Al-CMP

 ONb, Al-CMP

 OPE-SiO2 depo.

 OLKD coat, cure

 OD2 Litho., RIE

 OResist strip (O2RIE)

 OV2 Litho., RIE

 ONb iner Al reflow

 ONb iner Al reflow

 ONb, Al-CMP

OPE-SiO<sub>2</sub> depo. OLKD coat, cure

OD1 Litho., RIE OResist strip (O<sub>2</sub> RIE) ONb liner Al reflow





a)measured by TDS (RT~450°C) b)measured by Nano Indenter XP

Table1 Properties of ILD materials



Fig.3 K fitting procedure

|                                                         | LKD TM B | LKD TM A | $PE-SiO_2$ |
|---------------------------------------------------------|----------|----------|------------|
| Dielectric<br>constant<br>@400kHz                       | 2.5      | 2.5      | 3.9        |
| Electrical<br>leakage (A/cm <sup>2</sup> )<br>@0.2MV/cm | <1E-10   | <1E-10   | <1E-10     |
| Open/short<br>yield <sup>1)</sup><br>(%)                | >96      | >96      | 100        |
| Thinning<br>thickness <sup>2)</sup><br>(A)              | 400      | 900      | 125        |

1) 0.25um line/space

2) 5um lines/0.25um spaces

Table2 Comparison of electrical properties



Fig.2 Cross sectional SEM image of double level Al damascene structure







Fig. 5 Comparison of thinning thickness