## P-3-15

# Impacts of LP-SiN Capping Layer and Lateral Diffusion of interface Trap on Hot Carrier Stress of NMOSFETs

Chia-Yu Lu<sup>a</sup>, Ching-Sen Lu<sup>a</sup>, Yu-Lin Hsieh<sup>a</sup>, Yao-Jen Lee<sup>b</sup>, Horng-Chih Lin<sup>a,b</sup> and Tiao-Yuan Huang<sup>a</sup>

<sup>a</sup>National Chiao Tung University, Hsinchu, Taiwan, 1001 Ta Hsueh Road, Hsinchu, Taiwan 300, ROC

<sup>b</sup>National Nano Device Laboratories, 1001-1 Ta Hsueh Rd., Hsinchu, Taiwan 30050, ROC

Phone: 886-3-571-2121 ext:54193, Fax: 886-3-572-4361, E-mail: hclin@faculty.nctu.edu.tw

### 1. Introduction

Channel strain engineering improves the drive current of MOSFETs by fundamentally altering the band structure of the device channel and can therefore enhance the performance of aggressively scaled devices [1-3]. With the performance improvement being demonstrated, attentions should now be paid to the associated reliability issues for practical applications. Currently, device degradation caused by hot electrons represents one of the most critical reliability issues in deep sub-micron NMOSFETs [4,5]. Although the physical mechanisms and characteristics of hot electron degradation have been extensively examined [6,7], there seems to be very few works that investigate the impact of SiN capping layer and the associated deposition process on the hot carrier reliability of the strained devices. In this work, we investigate hot carrier degradation characteristics of NMOS devices having local channel strain induced by a SiN-capping layer.

#### 2. Experimental

The NMOSFETs used in this study were with 3 nm thermal oxide and 150 nm poly-Si layer as the gate electrode. After the gate formation, most samples were capped with a SiN layer of 300 nm, deposited by a LPCVD system (denoted as the SiN-capped split), while some wafers were deliberately skipped of the SiN deposition to serve as the controls (denoted as the control split). The SiN deposition was performed at 780°C with SiH<sub>2</sub>Cl<sub>2</sub> and NH<sub>3</sub> as the reaction precursors. The SiN layer was deliberately removed after deposition from some of the SiN-capped samples in order to evaluate the impact of SiN deposition process itself on the device performance (denoted as SiN-removal split).

The lateral diffusion of interface state after hot carrier stress for all splits was also evaluated in this work based on the method developed in [8] and the measurement setup is shown in Fig. 1. The experimental procedures of this method are briefly described below:

- (1) Measure the Icp-V<sub>h</sub> curve on a virgin MOSFET from the drain junction (with the source junction floating), and from it establish the V<sub>h</sub> versus  $V_{th}(x)$  relationship [9] near the junction of interest.
- (2) Re-measure the Icp- $V_h$  curve after hot-carrier injection.
- (3)Obtain the hot-carrier-induced interface state distribution,  $N_{it}(x)$ , from the difference of the Icp-V<sub>h</sub> curve before and after hot carrier stress.

#### 3. Results and Discussion

Figure 2 shows the percentage increase of the drive current for the SiN-capped and SiN-removal samples compared with the controls, as a function of channel length. The drive current enhancement reaches about 20% at a channel length of 0.4  $\mu$ m in the SiN-capped sample. On the other hand, the SiN-removal device shows negligible enhancement. These observations demonstrate that the current enhancement is truly due to the uniaxial tensile strain induced by the SiN capping which increases with decreasing channel length.

The impact ionization rate  $(I_{sub}/I_d)$  of the fabricated devices is shown Fig. 3. It is clearly seen that  $I_{sub}/I_d$  is much larger in the SiN-capped device, as compared with the other two splits. This result indicates that the channel strain plays an important role in affecting the generation of channel hot electrons and the associated impact ionization process. This could be related to the bandgap narrowing effect induced by the channel strain as well as the increased mobility, both tend to enhance the impact ionization rate [10,11], and may potentially worsen the hot-electron degradation in the strained devices. In Fig. 3, it is also interesting to note that  $I_{sub}/I_d$ in the SiN-removal samples is also larger than the control. This could be explained by the additional thermal budget and hydrogen species by the SiN deposition process that tend to reduce the implant damage located close to the drain region. Figure 4 shows  $\Delta V_{th}$  and  $\Delta N_{it}$  as a function of the stress time. As mentioned above, the device with channel strain depicts aggravated degradation in terms of larger shifts in these parameters. Figure 5 illustrates the 10-year reliability projections for the three splits. Lifetime was defined as 30 mV of  $\Delta V_{th}$ . Devices with SiN capping were observed to endure lower V<sub>DS</sub> as compared with the control and SiN-removal samples. Because of extra hydrogen species, the SiN-removal devices show worse lifetime than the control ones.

The measurement presented in Fig. 1 was used to extract lateral diffusion of interface states after hot carrier stress. First, Fig. 6 shows the local V<sub>th</sub> versus distance x of all splits. Basically, the lateral doping profile is nearly the same, except for the difference in local V<sub>th</sub>. The variation of V<sub>th</sub> is due to bandgap narrowing induced by the strained-channel. Moreover, the local Vth decreases sharply as x is smaller than 0.07 µm. We can approximately speculate that the drain junction is near  $x = 0.07 \mu m$ . The derived profiles of the interface state lateral diffusion are shown in Fig. 7 after 100 sec hot carrier stress. One can see that the damage region is confined within 0.1µm from the drain in all splits. In addition, the aggravated hot carrier stress of the SiN-removal devices is presumably due to the extra hydrogen species that may pile up at the source/drain edge during the SiN deposition. This explains why the SiN-removal devices show larger generation rate of interface state than control devices.

## 4. Conclusion

Both the presence of the SiN capping layer and the deposition process itself exert significant impacts on the device operation and the associated reliability characteristics. The accompanying bandgap narrowing and the increased carrier mobility tend to worsen the hot-electron reliability. This work shows that hot-electron degradation is adversely affected when the SiN layer is deposited over the gate, even if the SiN layer is removed later and the channel strain is relieved. Owing to the use of

hydrogen-containing precursors, abundant hydrogen species is incorporated in the oxide that may also contribute to the hot-electron degradation. The edge effect of hot carrier stress is also an important factor that causes degraded reliability in SiN-removal devices.

## Acknowledgments

This work was supported in part by National Science Council of the Republic of China under contract No. NSC 94-2215-E-009-065.

#### Reference

- [1] M. Lee et al., JAP, 2005, p.011101-1.
- [2] V. Chan et al., in Tech. Dig. of IEDM, 2003, p.77.
- [3] S.E. Thompson et al., IEEE ED Lett., 2004, p.191.
- [4] E. Li et al., IEEE Trans. on ED, 2001, p.671.
- [5] H. S. Momose et al., in Tech. Dig. of IEDM, 1997, p.453.
- [6] A. Schwerinet al., IEEE Trans. on ED, 1987, p.2493.
- [7] P. Heremans et al., IEEE Trans. on ED, 1988, p.2194.
- [8] C. Chen et al., IEEE Trans. on ED, 1998, p.512.
- [9] M. Tsuchiaki et al., IEEE Trans. on ED, 1993, p.1768.
- [10] N. Sano eta al., IEEE Trans. on ED, 1995, p.2211.
- [11] M. F. Lu et al., IRPS, 2004, p.18.



Fig. 2 Saturation current increase versus channel length. The saturation current was defined at  $V_G-V_{th}$  = -2 V and  $V_{DS}$  = -2 V



Fig. 5 The 10-year lifetime projection for the control, SiN-removal, and SiN-capped samples.



Fig. 3 The impact ionization rate  $(I_{sub}\!/I_d)$  in all splits.

0.4



Fig. 6 The derived lateral profile of local threshold voltage near the graded drain junction.



Fig. 1 Measurement setup of single junction charge pumping measurement.



Fig. 4 Results of hot-electron stressing at  $V_{DS} = 4.5$  V and maximum substrate current performed on all three splits of with channel length/width =  $0.5\mu m/10\mu m$ . (a) Threshold voltage shift. (b) Interface state generation.



Fig. 7 Lateral profile of interface state generation after hot carrier stress of all splits.