# J-1-3

## **Current Flow Mechanism in Schottky-Barrier MOSFETs and Application to the 1T-DRAM**

Sung-Jin Choi<sup>1</sup>, Jin-Woo Han<sup>1</sup>, Sungho Kim<sup>1</sup>, Cheljong Choi<sup>2</sup>, Moongyu Jang<sup>3</sup>, and Yang-Kyu Choi<sup>1</sup>

<sup>1</sup>Dept. of EECS, Korea Advanced Institute of Science and Technology, Daejeon 305-701, Korea

<sup>2</sup>SST, Chonbuk University, Korea, <sup>3</sup>IT Convergence Technology Research Division, ETRI, Korea.

Email : ykchoi@ee.kaist.ac.kr, Phone: +82-42-869-5477, Fax: +82-42-869-8565

#### ABSTRACT

DRAM is provided.

## **INTRODUCTION**

mechanism of the off-state. In this study, PMOS and NMOS by using thickness, however,  $|I_{ds}|$  no longer increases, as shown in Fig. 8. using this mechanism.

## **EXPERIMENTS**

Fig. 2, respectively. Fig. 3 also shows a STEM image of SB- near the  $t_{os}$ /channel interface, even though it depends on the buried ohm/square, although the line width is narrower than 120nm. A however, the leakage current by TE is increased by the lowered hole numerical simulation is carried out with consideration of TU and TE barrier for the PMOS. In this case, the leakage current path changes transport models for analysis. Temperature characteristics were from the channel interface to the BOX interface due to the lowered measured with a hot-chuck system from 300K to 450K.

### **RESULTS AND DISCUSSIONS**

the fabricated PtSi p-type SB-MOSFETs, respectively.

effective SBH is extracted by varying the substrate temperature as which results in increment of the leakage current by TE. shown Fig. 6. The effective SBH by considering TE is given by the **Possibility on 1T DRAM** – As noted above, the off-state current is slope of an Arrhenius plot ( $\ln(I_{ds})$  vs. 1000/T for given  $V_{gs}$ ). Unlike increased due to TE upon applying large  $V_{bs}$ , and this scheme can be conventional MOSFET where the subtreshold current is dominated applied to 1T DRAM. This concept is verified by using a NMOS (i.e. by diffusion, in SB-MOSFETs, it is dominated by TE. In subthreshold ErSi S/D). In the off-state, tunneled holes from the drain can be region, high barrier height blocks the injection of carriers into the confined in the potential wall by using an appropriate negative  $V_{bs}$  as channel. As V<sub>gs</sub> increases negatively in the PMOS, the barrier reduces, shown in Fig. 13. This results in an increase of the body potential, and carriers have sufficient thermal energy to surmount the barrier. and subsequent increment of  $I_{ds}$  due to TE of electron (for NMOS) by Subsequent increased current with  $V_{gs}$  is due to tunneling through the lowered electron barrier (i.e. similar to hole barrier for PMOS). The barrier [2]. On the other hand, back-tunneled electrons in PMOS are  $I_{ds}$  difference can be sensed in the off-state at a low  $V_{gs}$  (i.e. by using the dominant factor of leakage current, because electrons in the drain ambipolar characteristics) so as not to change the sensing margin. In side can tunnel through the barrier. The extracted SBH clearly shows general, SB-MOSFETs have an ability to reduce impact ionization these phenomena. In Fig. 6, the subthreshold region shows a linear rates and floating body effects [5]. Therefore to operate 1T DRAM in slope until  $\Phi_{Bp}$  of PtSi=0.25eV. Then it is changed beyond  $|V_{gs}|$ >-1V. a SB-MOSFET, the TU component of hole in off-state should be used It can thus be deduced that the dominant mechanism changes from to enhance the body potential. Fig. 14 shows the measured value of TE to TU as  $V_{gs}$  negatively increases over the  $V_{th}$ . This was also source current. From a scalability point of view, SB-MOSFETs are suggested from a comparison of the inversion charge density and expected to be good candidates for device and memory applications. thermal energy [3]. Furthermore, effective SBH becomes lower as |V<sub>gs</sub>| increases in the off-state, which arises from electron back- Schottky-Barrier MOSFETs are fabricated and the dependence of tunneling in drain side. This shows that the dominant factor of the the back bias voltage on the current transport mechanism is analyzed. leakage is not TE but TU. Additionally the absolute slope increases At the off-state, as the back bias increases, the current mechanism is and the peak barrier height for holes lowers as  $|V_{ds}|$  increases. This is changed by tunneling to thermionic emission mechanism. This

narrower tunneling width in the drain and lowers the peak barrier, The current flow mechanism in Schottky-Barrier MOSFETs (SB- which is consistent with increased leakage. In the case of thick spacer MOSFETs) is investigated. A method to examine the current flow thickness, however, the on-state TU was not observed due to poor mechanism is developed and verified through comparison of gate controllability at the underlap region between source and channel. measurement results with simulation data. Using the developed The thicker spacer shows lowered tunneling, as shown in Fig. 7. As a method, it was found that the off-state current flow mechanism is result, the effective SBH stays constant near 0.25eV ( $\Phi_{Bn}$  of PtSi) at changed from tunneling (TU) to thermionic emission (TE) as the back  $V_{gs}$ <-1V (i.e. on-state). It is deduced that TU is not the dominant bias (Vbs) increases due to lowered Schottky barrier height. Finally, transport mechanism in the case of a thick spacer at the on-state. In by using this mechanism, a novel operation scheme for the 1T- addition, leakage does not depend on  $V_{gs}$  due to the thick spacer (i.e. almost constant effective SBH in the off-state).

Back bias effect on SB-MOSFET - The spacer thickness is a crucial SB-MOSFETs have been considered as an alternative to parameter for a high current drivability. This is illustrated in the inset conventional MOSFETs due to their excellent short-channel effect of Fig. 7. In the channel below the spacer, the hole (PMOS) cannot be immunity and low parasitic components [1]. The on-state transport sufficiently inverted, thus leading to large series resistance. Fig. 8 mechanism has also been widely researched, whereas the off-state exhibits that  $|I_{ds}|$  increases as the  $V_{bs}$  increases negatively. The transport has seen relatively less studied. Since the mechanism for the channel at the underlap can be inverted as  $V_{bs}$  induces negatively. off-state current in SB-MOSFETs is physically different from that in Therefore, the lowered drive current due to the thick spacer thickness conventional MOSFETs, it is timely to study the current flow can be solved by applying proper  $V_{bs}$ . In the case of a thin spacer PtSi and ErSi were fabricated. A refined effective extraction method Furthermore V<sub>bs</sub> affects the leakage mechanism as well. In general, of Schottky-Barrier-Height (SBH) is developed and then verified the origin of leakage is the back tunneling from the drain side [4]. As through comparison with numerical simulation data. The dominant V<sub>bs</sub> negatively increases in the PMOS, the mechanism governing the transport in the off-state associated with the  $V_{bs}$  is investigated. off-state is changed from TU to TE, as shown in Fig. 9. At large Finally, the fabricated SB-MOSFETs are applied to the 1T-DRAM by negative  $V_{bs}$ , the off-state current suddenly increases due to the lowered hole barrier, as shown in Fig. 10. As low V<sub>bs</sub> is negatively induced in the PMOS, the leakage current due to TU from the drain A schematic of the device and process flow are shown in Fig. 1 and side is generally reduced, because the tunneling width is increased MOSFETs. The measured sheet resistance for PtSi and ErSi is 15 oxide thickness and body thickness. As high V<sub>bs</sub> is negatively induced, hole barrier. This means that the leakage current mechanism is changed from TU of electrons to TE of holes. This phenomenon is Fig. 4 and Fig. 5 show the transfer and output characteristics for verified via a numerical simulation. As shown in Fig. 11, good agreement is attained between the measured data and simulation data. Extraction method of effective Schottky barrier height – The Fig. 12 also shows that peak barrier height is lowered due to V<sub>bs</sub>,

#### CONCLUSIONS

because a large  $|V_{ds}|$  can induce high tunneling probability due to thermionic current is used for an operation scheme of the 1T-DRAM.



Fig 1. Device schematic of SB-MOSFET SOI device. The gate length  $(L_g)$  is  $2.2\mu m$  and the gate oxide thickness  $(t_{ox})$  is 10nm. The body thickness is 50nm.



**Fig 4.** Transfer characteristics of SB-MOSFET. Threshold voltage is -1V (constant method), and SS and DIBL are 69mV/dec and 25mV/V. respectively



Fig 7. Effective SBH comparison. Thick spacer SB-MOSFETs have low hole tunneling probability in the on-state.



Fig 10. Explanation of simulated band-diagram. At the BOX interface, the hole barrier is lowered as  $V_{bs}$  is applied negatively.



Fig 13. Simulated potential wall. Holes from the drain side can be tunneled and are confined at the body. This causes increment of the body potential, and the increment of subsequent  $I_{ds}$ .



**Fig 2.** Process flow of SB-MOSFET. Silicidation process is accomplished by rapid thermal process. Unreacted metal is removed by using aqua regia for Pt, and SPM for Er



Fig 5. Output characteristics of SB-MOSFET. The current is normalized by the channel width.



Fig 8. Comparison of  $I_{drive}$ . As  $V_{bs}$  increases, the underlap between the source and the channel is inverted. Therefore,  $I_{drive}$  increases in thick spacer.



Fig 11. Minimum current comparison between measured and simulated data. Measured data show the good agreement with simulation results, where only the thermionic model is consiered. Possibility of 1T DRAM, NMOS(ErSi S/D)



**Fig 14**. Possibility of capacitorless DRAM. Using the increment of the body potential due to the tunneled hole, 1T DRAM can feasibly operate with a non-destructive read condition.



Fig 3. Scanning Transmission Electron microscope (STEM) image of PtSi SB-MOSFETs



Fig 6. Extraction of effective SB-height. The slope in the off-state represents the tunneling probability. As  $|V_{ds}|$  increases, the slope increases.



Gate voltage, V<sub>gs</sub> (V)

**Fig 9**. Measured characteristics corresponding to different  $V_{bs}$ . If  $V_{bs}$  is induced positively, the hole TE current increases due to the lowered barrier.



Gate voltage,  $V_{gs}$  (V)

**Fig 12.** Extraction of SBH. As back bias is applied, the peak barrier is lowered, and the slope in the off-state is decreased.

#### References

S.Zhu et al., EDL, vol.25, p.565 (2004).
M. Jang et al., APL, 84, p. 741 (2004).
C.R.Crowell et al., Solid-state electron., 12, 89, (1969)
S.Xiong et al., TED, vol.52, no.8, p.1859 (2005)
M.Nishisaka et al., JJAP, vol.37, p.1295-1299 (1988)