# Low-dislocation-density 50nm Ge Fin Fabrication on Si substrate

Cheng-Ting Chung<sup>1</sup>, Shih-Chiang Huang<sup>2</sup>, Guang-Li Luo<sup>2</sup>, Chih-Hsin Ko<sup>3</sup>, Clement H. Wann<sup>3</sup>, Hau-Yu Lin<sup>3</sup>, Zong-You Han<sup>1</sup>, Chao-Ching Cheng<sup>1</sup>, and Chao-Hsin Chien<sup>1,2</sup>

> <sup>1</sup>Institute of Electronics, National Chiao-Tung University, Hsinchu, Taiwan 300, R.O.C. <sup>2</sup>National Nano Device Laboratory, Hsinchu, Taiwan 300, R.O.C.

<sup>3</sup>Taiwan Semiconductor Manufacturing Company, Ltd., Hsinchu, Taiwan 300, R.O.C.

Tel: +886-3-5712121x54252, Fax: +886-3-5715506, E-mail: chchien@faculty.nctu.edu.tw

### 1. Introduction

Ge is considered an alternative material to enhance the device performance since it possesses both higher electron and hole mobilities than Si. For the feasibility of integrating Ge material onto Si CMOS platform, the heteroepitaxy technology of Ge on Si substrates is of high interest and it also provides the potential integration of optoelectronic function. Nevertheless, direct deposition of Ge on Si, in general, causes a considerable amount of misfit- and threading-dislocations (TDs) due to a large lattice mismatch (~4.2%). Several methods, Si<sub>x</sub>Ge<sub>1-x</sub> buffer layers and high temperature annealing (HTA), have been reported to reduce the density of dislocation [1], [2]. Interestingly, a recent study proposed a new approach-the aspect ratio (AR) trapping, in which TDs can be effectively trapped at the bottom sidewall if using the oxide trench with the AR>1, thereby revealing defect-free Ge top layer [3]. In this study, we employed the nanoscale patterned growth with the cyclic HTA, to successively accomplish the low dislocation-density Ge fins on Si substrate.

## 2. Experimental

The standard shallow trench isolation processes were done on p-type Si(001) substrates with the patterned trench dimension of 650 nm  $\times$  50 nm. The wafer was dipped in diluted HF for 30s prior to Ge epitaxy in ultra high vacuum chemical vapor deposition (UHVCVD). At first, the chamber was ramped to 900 °C to prebake the sample for 10 min and then cooled down to 400 °C to grow Ge film at the pressure of 10<sup>-4</sup> Torr (above steps were defined as one deposition cycle). Table 1 listed all the splitting growth conditions. We examined the epitaxial quality of Ge film through the transmission electron microscopy (TEM) and also estimated the dislocation area.

### 3. Results and Discussion

Figs. 1(a) and 1(b) show the cross-sectional TEM images of blanket samples #1 and #2, respectively. As seen, lots of TDs were observed for 1-cycle direct deposition of Ge [sample #1, Fig. 1(a)] and they can be efficiently eliminated by using the 3-cycle growth method [sample #2, Fig. 1(b)]. Through x-ray diffraction analysis (not shown), the values of the full width at half maximum showed an obvious decrease from 0.097 to 0.058 degree, while the measured Hall mobility increased from 325 to 1332 cm<sup>2</sup>V<sup>-1</sup>s<sup>-1</sup>. These results gave a strong evidence of the improvement of Ge film crystallinity. Figs. 2(a)–2(c) show the TEM images of respective trench sample #3, #4, and #5, in

which the cross-section is along the longer side (650 nm). In Fig. 2(a), lots of short TDs were observed in sample #3, similar to the results observed in blanket sample #2. With further decreasing deposition time to 2.5 hr per cycle for sample #4, TDs appeared mainly at the bottom and middle region of Ge film, as shown in Fig. 2(b). We reasonably speculate that separating the Ge growth into multiple deposition cycles, i.e., more times of HTA, assists to reduce the density of TDs through the gliding mechanism; also, HTA is added at the end should facilitate to repair the quality of whole Ge film. As displayed in Fig. 2(c), sample #5 indeed presents the almost TD-free Ge film and only somewhat dislocations gliding to SiO<sub>2</sub> sidewall were found. On the other hand, we also examined the dislocation distribution of these samples (#3, #4, and #5) along another side, i.e., 50 nm, as TEM images presented in Figs. 3(a)-3(c). Evidently, more reduction of defects was found, in particular unobservation of TDs in sample #5 [Fig. 3(c)] and we only characterized misfit dislocations at the Ge/Si interface from the plane-view TEM image (not shown). Figs. 4(a) and 4(b) summarize a statistical Weibull plot for the ratio of defect area to total area. As seen, for both directions in the trench, the percentage of defect area was reduced effectively through undergoing more cyclic HTA processes. Narrower trenches actually had the smaller defect density, which should be correlated to the lower formation probability of 90° TDs [4]. In Fig. 5, nano-beam diffraction analysis showed that the Ge fins were fully relaxed and the lattice constant close to Si surface was Si-rich SiGe alloy, arising from the interaction of surface Si atoms with Ge during HTA process.

### 4. Conclusions

In this work, heteroepitaxy of TD-free UHVCVD Ge fins on Si substrate has been accomplished through the use of nanoscale  $SiO_2$  trench, accompanying the multi-step growth with the cyclic HTA. Such Ge/Si heteroepitaxy technique is of importance to realize the Ge FinFETs on the conventional Si platform.

### References

- [1] M. T. Currie et al., App. Phys. Lett., 72 (1998) 1718.
- [2] M. Yamaguchi et al., App. Phys. Lett., 53 (1988) 2293.
- [3] J.-S. Park et al., App. Phys. Lett., 90 (2007) 052113.
- [4] G.-L. Luo et al., J. Electrochem. Soc. (unpublished).

| Sample | Pattern  | Cycles                      |
|--------|----------|-----------------------------|
| -      |          | (Deposition Time per cycle) |
| 1      | Blanket  | 1-Cyc. (24hr)               |
| 2      | Blanket  | 3-Cyc. (8hr)                |
| 3      | Trenches | 3-Cyc. (8hr)                |
| 4      | Trenches | 3-Cyc (2.5hr)               |
| 5      | Trenches | 5-Cyc. (1hr)+               |
|        |          | 1-Cyc. (2.5hr)+             |
|        |          | 900 °C HTA 10min.           |

(a)

Table 1 Splitting growth conditions.



SiO<sub>2</sub> <u>IO0 nm</u> Si (b)







Ge

Si

SiO<sub>2</sub>

(a)

Fig. 1 TEM images of (a) 1-cycle growth and (b) 3-cycles growth. Total deposition time was 24 hours for both cases.



Fig. 4 Weibull plot of the ratio of defect area to total area for Ge fins within  $SiO_2$  trenches along two different directions: (a) 650 nm and (b) 50 nm.

Fig. 2 TEM images of (a) 3-cycles (8hr dep. per cycle), (b) 3-cycles (2.5hr dep. per cycle), and (c) 5-cycles (1hr dep. per cycle) + 1-cycle (2.5hr dep. per cycle) + HTA. Note that the cross-section is along the longer side of the trenches ( $\sim$ 650 nm).

Fig. 3 TEM images of (a) 3-cycles (8hr dep. per cycle), (b) 3-cycles (2.5hr dep. per cycle), and (c) 5-cycles (1hr dep. per cycle) + 1-cycle (2.5hr dep. per cycle) + HTA. Note that the cross-section is along the shorter side of the trenches (~50 nm).

5.431 Å

Si



fin. Note that the diameter of electron beam is ca. 5 nm.

-175-