A Multiple Time Programmable On-chip Trimming Technique for CMOS Bandgap Reference Circuits

Chen-Hao Wu, Hongchin Lin and MingKai Wang

Dept. of Electrical Engineering, National Chung Hsing University, Taichung, Taiwan
Phone: 886-4-2284-0688 ext. 250 e-mail: hclin@dragon.nchu.edu.tw

1. Introduction

The bandgap reference (BGR) circuits generating a constant voltage independent of temperatures and supply voltages are widely used in many integrated circuits (IC), such as non-volatile memories, analog to digital converters, power supplies, liquid crystal display (LCD) drivers, and so forth. However, process variation and mismatch induce some variations of the reference voltages. They could reach ±100mV if the BGR voltage is set at 1.2V.

Trimming after chip fabrication is the practical method to narrow down the variations. Laser trimming is the most popular approach in industries, but it is occupied large chip area and the special laser machine is required [1][2]. An alternative technique uses poly fuses [3][4] to trim the reference voltage. They can be electrically programmed once, and thus termed as one time programmable (OTP) memory devices, but the area per fuse could be several hundred \( \mu \text{m}^2 \). This paper proposes a new trimming technique employs multiple time programmable (MTP) memory devices [5] in the standard 0.35\( \mu \text{m} \) CMOS technology to reduce reference voltage variations. The area per device is only tens \( \mu \text{m}^2 \) and could be reprogrammed and erased many times for more flexibility.

2. Operation of Trimming Switches

Fig. 1(a) shows the cross section of MTP device [5] to be used as the trimming switch. Fig. 1(b) is the schematic symbol of the device. It consists of two NMOS transistors with grounded P-substrate using 0.35\( \mu \text{m} \) CMOS technology. The three electrodes BL, SG and SL are applied to some bias conditions for program, erase and read operations as illustrated in Table I. The floating gate (FG) node and Node X between the two transistors are floated.

![Cross sectional view of MTP device](image)

(a) Cross sectional view

![Schematic symbol](image)

(b) Schematic symbol

Fig. 1 The MTP device used as a programmable trimming switch

<table>
<thead>
<tr>
<th>Program</th>
<th>Select</th>
<th>Unselect</th>
<th>Select</th>
<th>Unselect</th>
</tr>
</thead>
<tbody>
<tr>
<td>BL</td>
<td>7V</td>
<td>0V</td>
<td>4V</td>
<td>0V</td>
</tr>
<tr>
<td>SG</td>
<td>0V</td>
<td>0V</td>
<td>1V</td>
<td>0V</td>
</tr>
<tr>
<td>SL</td>
<td>0V</td>
<td>0V</td>
<td>2V</td>
<td>0V</td>
</tr>
<tr>
<td>OP</td>
<td>1V</td>
<td>1V</td>
<td>1V</td>
<td>1V</td>
</tr>
</tbody>
</table>

Before program, the current from SL to the grounded BL is very small with the read condition. By applying the program condition on the MTP device for 10ms, the read current could reach more than 80\( \mu \text{A} \) due to channel hot holes injecting into the floating gate (FG). On the other hand, the channel hot electrons can be injected into the FG node to recombine with the holes using the erase condition for 5ms, and the read current become negligible. The similar procedures can be repeated. That is why it named MTP and can be applied to trim circuits with more flexibility.

3. Bandgap Circuit with Trimming Switches

Four MTP devices were designed to trim the conventional BGR circuit [6] as illustrated in Fig. 2. \( V_{\text{BGR}} \) is the bandgap reference voltage which has more variations between different chips. \( V_{\text{REF}} \) is the reference voltage with much less variations after trimming.

![Complete voltage reference circuit with four trimming switches](image)

Fig. 2 The complete voltage reference circuit with four trimming switches to fine tune \( V_{\text{REF}} \).

In Fig. 2, one of the four trimming switches may be programmed like anti-fuse to set one of the four nodes (Node 1 to Node 4) to be grounded. For example, if cell 2 needs to be programmed, BL and SG are set to 7V and 4V, respectively, and Ms2 is on with G2=3.3V to make Node 2 grounded. Since the resistor string \( R_1 \) to \( R_5 \) were selected to be 200\( \Omega \), if some current, such as 5\( \mu \text{A} \), goes through them, the voltage drop could reach 1V! In fact, the program current is higher than 5\( \mu \text{A} \), so the other cells will not be disturbed. After cell 2 is programmed, if Ms1 to Ms4 keep off, and BL and SG are set to 0V and more than 1V, respectively, Node 2 will be very close to 0V due to good conductivity of cell2. Thus, effective resistance of the...
resistor string can be adjusted.

Another feature of the proposed trimming technique is the programmed cell can be erased using the bias condition given in Table I in case the user likes to change $V_{\text{REF}}$.

The relation between $V_{\text{REF}}$ and $V_{\text{BGR}}$ is

$$V_{\text{REF}} = V_{\text{BGR}} + \sum_{i=k}^{\frac{R_6}{R_{\text{BGR}}}} V_{\text{BGR}}$$

where $k$ can be selected between 1 to 5 depending on the trimming switches. For example, if cell 3 is programmed, $k$ is 4. If no cells are programmed, $k$ should be 1. In our design, $R_6$ is $20k\Omega$ which is much smaller than $R_1$ to $R_5$ to obtain the small tuning range of about 80mV.

4. Measurement Results

The Circuit in Fig. 2 was fabricated using TSMC 0.35μm CMOS process. Fig. 3 demonstrates the chip photograph with the trimming switches occupied in very small area.

Figs. 4 and 5 are the measured $V_{\text{REF}}$ for different $V_{\text{DD}}$ at room temperature and different temperatures at $V_{\text{DD}}=3.3$V. Figs. 4(a) and 5(a) show the maximum $V_{\text{REF}}$ variation between 6 samples are close to 120mV before trimming. The variation is reduced to 20mV after trimming as demonstrated in Figs. 4(b) and 5(b). Due to some mismatch issues in the circuit, the temperature coefficients in Fig. 5 are higher than expected.

5. Conclusions

An alternative trimming technique for voltage reference circuits using MTP devices is proposed in smaller chip area with more flexibility. The measurement results demonstrate the variation of reference voltages could be reduces from 120mV to 20mV after the proposed trimming method was applied.

Acknowledgements --- The authors would like to acknowledge the Chip Implementation Center (CIC) of the National Applied Research Laboratories (NARL) of Taiwan for the support in chip fabrication. This work was supported by National Science Council of Taiwan (NSC 98-2221-E-005-078).

References