# AlGaN/GaN MOS-HFETs Exhibiting Improved Hysteresis in Transfer Characteristics with Recessed Gate Structures Formed by Selective Regrowth

Satoshi Nakazawa, Nanako Shiozaki, Noboru Negoro, Naohiro Tsurumi, Yoshiharu Anda, Masahiro Ishida and Tetsuzo Ueda

Green Autonomous Technology Development Center, Automotive and Industrial Systems Company, Panasonic Corporation. 1, Kotari-yakemachi, Nagaokakyo City, Kyoto 617-8520, Japan

Phone: +81-75-956-9055 E-mail: nakazawa.s@jp.panasonic.com

# Abstract

A normally-off AlGaN/GaN MOS-HFET with recessed gate structure formed by selective area growth is demonstrated. The fabricated MOS-HFET exhibits an improved hysteresis of 0.5 V in the transfer characteristics. The C-V characteristics reveal that low interface state density is attained by the selective area growth, which results in the improved hysteresis.

### 1. Introduction

AlGaN/GaN heterojunction field effect transistors (HFETs) are very promising for power switching applications taking advantages of the superior material properties. Among various gate structures aiming at the normally-off operations, metal-oxide-semiconductor (MOS)-gate should be the most promising since it would make the gate-driving compatible with existing Si power devices. However, the interface between the AlGaN/GaN and the oxide has never been stable enough to apply the GaN-based MOS transistor for practical applications because of a lack of good thermal oxide as in Si devices. Various effects from deposition and processing especially by dry etching cause undesired hysteresis in the transfer characteristics, which needs to be solved for the practical use.

In this paper, a normally-off AlGaN/GaN MOS-HFET with an improved hysteresis is demonstrated. It is found out that the dry etching increases the interface state density leading to a large hysteresis. Using selective area growth technique for formation of the recessed gate structures leads to reduction of the interface state density at  $Al_2O_3/AlGaN$  layer, resulting in the improved hysteresis.

# 2. Device Fabrication and Epitaxial Design

Fig.1 shows the fabrication process of AlGaN/GaN MOS-HFETs by using selective area growth (a) in comparison with the conventional dry etching process (b). The selective area growth is carried out by metal organic chemical vapor deposition (MOCVD) with the gate recess area on the AlGaN surface masked, while the dry etching is carried out by Cl-based inductively coupled plasma (ICP) etching.

Thickness of the AlGaN layer is designed by calculating threshold voltage of the MOS-HFETs to enable the normally-off operation, which is obtained below 10 nm as shown in Fig.2. The cross sectional transmission electron microscopic (TEM) image of the recessed gate structure formed by selective regrowth is shown in Fig.3.







Fig. 2 Calculation of threshold voltage and the calculated threshold voltage of AlGaN/GaN MOS structure as a function of AlGaN thickness.



Fig. 3 The cross sectional TEM image of the recessed gate structure of the fabricated AlGaN/GaN MOS-HFET formed by selective area growth.

#### 3. Results and Discussions

Fig. 4 shows the capacitance-voltage (C-V) characteristics of the fabricated AlGaN/GaN MOS diodes. The steeper slope of C-V curve near threshold voltage of the MOS diodes without dry etching suggests the lower trap density at the Al<sub>2</sub>O<sub>3</sub>/AlGaN interface. Note that the Fermi level is crossing the interface state at the threshold voltage in the MOS diodes with thin AlGaN layer, which enables the estimation of the interface state density from the slope of C-Vcurves near the threshold voltage. The estimation of the interface state density by the numerical fitting of C-V curves [2, 3] confirms that low interface state density of  $6.0 \times 10^{11}$  cm<sup>-2</sup> eV<sup>-1</sup> is attained in the MOS diode of which AlGaN layer is grown thin, while higher interface state density of  $1.2 \times 10^{12}$  cm<sup>-2</sup> eV<sup>-1</sup> is exhibited by the MOS diode of which AlGaN layer is thinned by dry etching. Fig. 5(a) shows the transfer characteristics of the fabricated Al-GaN/GaN MOS-HFETs using selective area growth. An improved hysteresis ( $\Delta V_{\rm gs}$ ) of 0.5 V is observed between the forward and backward sweeps for transfer curves in contrast to the larger hysteresis of 1.3 V exhibited by the conventional AlGaN/GaN MOS-HFETs shown in Fig. 5(b), corresponding to each interface state density. The low interface state density is also confirmed by the smaller subthreshold swing exhibited the MOS-HFET fabricated by selective area growth as shown in Fig.6.



Fig. 4 *C-V* characteristics of Al<sub>2</sub>O<sub>3</sub>/AlGaN/GaN MOS diodes of which AlGaN layer is as-grown (denoted by "w/o Dry Etching") and is exposed to dry etching (denoted by "w/ Dry Etching"), respectively.



(a) Selective area growth (b) Dry etching Fig. 5 The transfer characteristics of the fabricated AlGaN/GaN MOS-HFETs of which AlGaN layer is formed (a) by selective area gtrowth and (b) by dry etching.



Fig.6 The comparison of the subthreshold characteristics between the fabricated AlGaN/GaN MOS-HFETs by selective area growth and by dry etching.

# 4. Conclusions

A normally-off AlGaN/GaN MOS-HFET with recessed gate structure formed by selective area growth is demonstrated. A threshold voltage of 1.7 V with an improved hysteresis of 0.5 V is attained. *C-V* characteristics reveal that using the selective area growth to form the recessed gate structures effectively reduces the interface state density, which results in the small hysteresis. The performances of the presented device imply that selective regrowth technique is promising for the fabrication of normally-off Al-GaN/GaN MOS-HFETs.

#### Acknowledgements

The authors would like to express sincere gratitude to Prof. T. Hashizume of Hokkaido University for his valuable discussions. This work was partially supported by Council for Science, Technology and Innovation (CSTI), Cross-ministerial Strategic Innovation Promotion Program (SIP), "Next-generation power electronics" (funding agency: NEDO).

#### References

- [1] O. Ambacher et al., J. Appl. Phys. 85 (1999) 3222.
- [2] M. Miczek et al., J. Appl. Phys. 103 (2008) 104510.
- [3] Z. Yatabe et al., Jpn. J. Appl. Phys. 53 (2014) 100213..