# Fabrication of Low-Temperature (< 400 °C) Germanium MOSCaps by Microwave Thermal Oxidation

Wei-Chun Chi<sup>1</sup>, Chung-Chun Hsu<sup>1,2</sup>, Chen-Han Chou<sup>1</sup>, An-Shih Shih<sup>1</sup>, Yao-Jen Lee<sup>2</sup> and Chao-Hsin Chien<sup>1</sup>

<sup>1</sup>Department of Electronics Engineering and Institute of Electronics, National Chiao-Tung University 1001 University Road, Hsinchu 30010, Taiwan <sup>2</sup>National Nano Device Laboratories 26 Prosperity Road I, Hsinchu 30078, Taiwan Phone: +886-3-5712121-54252, E-mail: <u>chchien@faculty.nctu.edu.tw</u>

#### Abstract

We, for the first time, use microwave thermal oxidation (MTO) technique to form high quality gate dielectric on Ge at considerably low temperature (< 400 °C). In addition to grow GeO<sub>2</sub> interfacial layer, MTO was also employed for annealing after ALD Al<sub>2</sub>O<sub>3</sub> deposition to effectively lower down the bulk trap density and interface trap density (D<sub>it</sub>). With less than 400 °C, a D<sub>it</sub> value of  $8.68 \times 10^{11}$  cm<sup>-2</sup> eV<sup>-1</sup> was achieved, which was ~54 % improvement as compared to the sample formed by conventional rapid thermal oxidation (RTO) at much higher temperature. Better reliability was also confirmed via constant field stress.

# 1. Introduction

Germanium has been regarded as one of the attractive material because of its higher electron (~3900 cm<sup>2</sup>/V-s) and hole (~1900 cm<sup>2</sup>/V-s) mobility than Si. However, high- $\kappa$ /Ge interface quality is a key challenge due to the high value of D<sub>it</sub>; GeO<sub>2</sub> grown by thermal oxidation is reported to be an appropriate passivation layer [1]. To further improve the interface quality, GeO<sub>2</sub> formed by low-temperature microwave thermal oxidation is an emerging technique to alleviate the interface roughness issue faced by other thermal approaches, e.g., RTO. In this work, we firstly demonstrate forming high quality Al/Al<sub>2</sub>O<sub>3</sub>/GeO<sub>2</sub>/p-Ge MOSCaps below 400 °C with the help of MTO. We find that the D<sub>it</sub> can be improved effectively by this novel technique as compared to the RTO.

## 2. Experiment

(100)-oriented p-type Ge substrate with resistivity 0.01~0.05  $\Omega$ -cm was used for fabricating MOSCaps. First, the samples were cleaned by diluted hydrofluoric acid and DI water (DHF: H<sub>2</sub>O = 1:20) to remove the native oxide. We used two schemes to form the GeO<sub>2</sub> layer. The GeO<sub>2</sub> in the MTO case was formed by 2.4 kW microwave oxidation for 30 s; while that in the RTO case was formed by the conventional rapid thermal oxidation at 450 °C for 10 s. The temperature profile of microwave-activated anneal is shown in **Fig. 1**. We found the T<sub>peak</sub> for MTO was of ~360 °C which was much lower than that for RTO. Sequentially, we deposited a 5 nm-thick Al<sub>2</sub>O<sub>3</sub> by atomic layer deposition at 250 °C. In order to improve the quality of gate die-

lectric stack, we then used second thermal treatment and named them as DMTO (double MTO) and DRTO (double RTO). DMTO was formed by adding a 100 s 1.6 kW microwave anneal in  $O_2$  ambient after Al<sub>2</sub>O<sub>3</sub> deposition, which  $T_{peak} \sim 380$  °C, as shown in **Fig. 1**. Contrast to DMTO, DRTO was made by performing another 450 °C rapid thermal anneal in  $O_2$  ambient for 30 s. Next, a 300 nm-thick Al film was deposited by physical vapor deposition (PVD) and patterned by photolithography as the gate electrodes. Finally, Ti (5nm)/Al (300 nm) was deposited by PVD for the backside contact. Process flow and schematic structure are shown in **Fig 2**.

# 3. Results and Discussion

Figs. 3(a) and (b) show the TEM images of Al/Al<sub>2</sub>O<sub>3</sub>/GeO<sub>2</sub>/p-Ge gate stack with GeO<sub>2</sub> grown by MTO and RTO. Figs. 4(a), (b), (c) and (d) show the multi-frequency C-V characteristics of Al/Al<sub>2</sub>O<sub>3</sub>/GeO<sub>2</sub>/Ge MOSCaps with RTO only, DRTO, MTO only and DMTO, respectively. DMTO depicted the steepest C-V curve and the least hump in the depletion and weak inversion regions than the other cases, revealing that the value of Dit was effectively reduced. Furthermore, its Cox value was slightly higher and V<sub>FB</sub> lower than those of MTO, as shown in Table I, which could be attributed to the reduction of slow traps and fixed charges in the high-k dielectric. For specifying the D<sub>it</sub> value, we used the conductance method. Fig. 5 shows the extracted D<sub>it</sub> distribution versus energy near the midgap at room temperature for four cases. Both MTO and RTO had the  $D_{it}$  value of around  $1.85 \times 10^{12}$  cm<sup>-2</sup> eV<sup>-1</sup> at the energy level of 0.235 eV. However, the value of D<sub>it</sub> was significantly reduced by 54% with using DMTO; while only 37% improvement was obtained by DRTO. We think that this might be explained by the specific and non-thermal microwave effect [2-3]. Microwave can supply the localized phonon excitation through resonant coupling to weak surface bonds efficiently. This mechanism can be used to repair the dangling bonds or weak bonds of the interface between GeO<sub>2</sub>/Ge. Based on the microwave induced resonant coupling, the Dit value can be significantly reduced to around 8.68×10<sup>11</sup> cm<sup>-2</sup> eV<sup>-1</sup> by employing additional MTO treatment.

**Figs. 6(a) and (b)** show the shifts of high frequency C-V curve for DRTO and DMTO under the constant field FN

stress. DRTO exhibited obvious  $V_{FB}$  shift induced by positive bias stressing but DMTO only showed slight shift. This means DMTO has better immunity against stress than DRTO and is believed to be closely related to the reduction of bulk trap density of the dielectric stack.

## 3. Conclusions

We firstly demonstrate the formation of Al/Al<sub>2</sub>O<sub>3</sub>/GeO<sub>2</sub>/p-Ge MOSCaps with low-temperature microwave-activated thermal process. With proper scheme, the D<sub>it</sub> value of around  $8.68 \times 10^{11}$  cm<sup>-2</sup> eV<sup>-1</sup> can be achieved by using DMTO. As compared to the conventional RTO technique, we can form the dielectric stack with better quality by MTO at much lower temperature in terms of D<sub>it</sub> and reliability.

### Acknowledgements

This study was supported by the National Science Council of Taiwan under Grant NSC 101-2628-E-009-011-MY3 and NCTU-UCB I-RiCE program, under MOST 104-2911-I-009-301.

#### References

- H. Matsubara et al., *Appl. phys. Lett.*, vol. 93, no. 3, pp.032104-032106, Jul. 2008.
- [2] J. H. Booske et al., J. Mater. Res., vol. 7, no. 2, pp. 495–501, 1992.
- [3] Y. J. Lee et al., *IEEE Trans. Elec. Dev.*, vol. 61, no.3, Mar. 2014.



Fig. 1 Temperature (°C) versus anneal time for MTO and DMTO.



Fig. 2 Process flow and schematic structure of Al/  $Al_2O_3/GeO_2/p\mbox{-}Ge$  MOSCaps.



Fig. 3 TEM images of  $Al/Al_2O_3/GeO_2/p$ -Ge gate stack with GeO<sub>2</sub> grown by (a) MTO (b) RTO.



**Fig. 4** C-V characteristics of Al/Al<sub>2</sub>O<sub>3</sub>/GeO<sub>2</sub>/p-Ge MOSCaps with GeO<sub>2</sub> grown by (a) RTO only (b) DRTO (c) MTO only (d) DMTO respectively.



Fig. 5 D<sub>it</sub> distribution of RTO, DRTO, MTO and DMTO MOS-Caps.





|      | Cox            | ЕОТ  | V <sub>FB</sub> | <b>D</b> <sub>it</sub>          |
|------|----------------|------|-----------------|---------------------------------|
|      | $(\mu F/cm^2)$ | (nm) | (V)             | $(\mathrm{cm}^2 \mathrm{eV}^1)$ |
| RTO  | 0.62           | 5.56 | -2.75           | $1.85 \times 10^{12}$           |
| MTO  | 0.73           | 4.73 | -2.8            | $1.88 \times 10^{12}$           |
| DRTO | 0.71           | 4.86 | -1.45           | $1.16 \times 10^{12}$           |
| DMTO | 0.84           | 4.11 | -1.35           | $8.68 \times 10^{11}$           |

Table I Summary of key capacitor parameters.