# **ON current Enhancement of Nanowire Schottky Barrier Tunnel FET**

Kohei Takei<sup>1</sup>, Shuichiro Hashimoto<sup>1</sup>, Jing Sun<sup>1</sup>, Xu Zhang<sup>1</sup>, Shuhei Asada<sup>1</sup>, Taiyu Xu<sup>1</sup>, Takashi Wakamizu<sup>1</sup>, Takashi Matsukawa<sup>2</sup>, Meishoku Masahara<sup>2</sup> and Takanobu Watanabe<sup>1</sup>

<sup>1</sup> Waseda Univ.

3-4-1, Ohkubo, Shinjuku-ku, Tokyo 169-8555, Japan

Phone: +81-3-5286-1621 E-mail: takei@watanabe.nano.waseda.ac.jp

<sup>2</sup> AIST

1-1-1, Umezono, Tsukuba-shi, Ibaraki 305-8568, Japan

#### Abstract

We demonstrate that the ON current density of sili-Schottky barrier con nanowire tunnel FET (NW-SBTFET) is enhanced by narrowing the width of the nanowire. The ON current mainly comprises the quantum tunneling component through the Schottky barrier, which is confirmed by the Fowler-Nordheim plot. Comparison with a TCAD simulation reveals that the enhancement is attributed to the electric field concentration at the corners of cross-section of the nanowire.

### 1. Introduction

Schottky barrier (SB) FET has recently attracted attention by the demonstration of a very steep subthreshold slope of 3.4mV/dec [1] and the ability to boost the ON current of band-to-band tunnel FET [2]. The ON current is sustained by the tunneling through the SB between source and channel, so that the enhancement of the tunneling current has a significant impact on the practicalization of these devices.

In this work, we fabricated a silicon nanowire Schottky barrier tunnel FET (NW-SBTFET) to investigate the effect of nanowire structure on the device characteristics. We have found that the ON tunneling current is significantly enhanced in narrower NWs.

### 2. Experiment

Fig.2 shows fabrication process flow of NW-SBTFET. The device is fabricated on lightly p-type doped (100)SOI wafer with 45nm thick Si and 145nm thick BOX. <110> oriented Si-NWs of 10 lines and pads are fabricated by EB-Lithography, TMAH etching and thermal oxidation in dry  $O_2$  ambient at 850°C for 3h. The NWs are connected to the electrode pad. The NW width (W) including the oxide shell is 68nm~120nm. After oxidation, P ions are implanted at 25keV with a dose of  $1.0 \times 10^{12}$  cm<sup>-2</sup>. The drain side pad is implanted with 25keV P to a dose of  $1.0 \times 10^{15}$  cm<sup>-2</sup> and activated at 950°C for 10min to form an ohmic contact. The oxide layer is partially removed by BHF and 20nm thick Ni is deposited by ion sputtering. Then Ni silicide is formed by annealing at 410  $^{\circ}\!C\,$  for 120s. The unreacted Ni is removed by SPM. Finally, the oxide on the drain side pad is removed by BHF and AlSi electrodes are formed on source/drain pads.

The schematic of the device structure is shown in Fig.3(a). Fig.3(b) and 3(c) show the SEM image of Ni silicided NW and cross-sectional SEM image of Si-NWs,

respectively. FET operation is carried out by applying the backgate voltage ( $V_{bg}$ ).

#### 3. Results and Discussions

Fig.4(a) shows  $I_d$ - $V_d$  characteristic without applying  $V_{bg}$ , which corresponds to the Schottky diode characteristic of the source-channel contact. The forward bias current is extrapolated to zero volt to obtain the thermionic emission current  $J_s$  (inset of Fig.4(a)) expressed by the Rechardson-Dushman equation, and the effective Schottky barrier height(SBH)  $\Phi_{Bn}$  and ideal factor n are obtained as shown in Fig.4(b) and Fig.4(c), respectively, using thermionic emission model. SBH is estimated to from 0.50 to 0.60 eV, which is lower than the literature SBH of 0.67eV [3] for planer NiSi/Si interface. Ideal factor value increases as the NW narrows.

Fig.5(a) shows  $I_d$ - $V_{bg}$  characteristic of NWs of 120 nm wide.  $I_d$  increases exponentially with  $V_{bg}$ .  $I_d$ - $V_{bg}$  characteristics for 68nm and 120nm wide NWs are shown in Fig.5(b), showing that the ON current density is enhanced in the narrower NW devices. The Fowler-Norheim(F-N) pot [4,5] for various V<sub>bg</sub> is shown in Fig.6(a). A negative slope appears in the range of  $V_{bg} > 20V$ . Fig.6(b) shows the temperature dependency of the F-N analysis. There is no temperature dependence of the negative slope, suggesting that a F-N tunneling through the SB is the dominant in the range of  $V_{bg} > 20V$ .

ON current density enhancement observed in narrower NW devices can be attributed to (1) the increase in the tunneling current by the trap-assisted tunneling(TAT) or (2) Schottky barrier width(SBW) modulation due to the electric field concentration at NW edge.

In order to investigate the effect of (1) TAT, we carried out the 2-D TCAD simulation [6]. Universal Schottky [7] model and Schenk model [8] are employed to reproduce the Schottky barrier tunneling(SBT) and TAT, respectively (Fig. 7). The simulated device structure and the device parameters are set as shown in Fig.8 and Table.1, respectively. Fig. 9 shows the calculated I<sub>d</sub>-V<sub>bg</sub> characteristic together with the experimental result. Although the TAT current plays an important role to reproduce the subthreshold characteristics, it does not contribute to ON current density, as reported in a previous work on band-to-band tunnel FET [9].

Next, we investigate the (2) SBW modulation due to the electric field concentration by analyzing the electric field distribution of NWs as shown in Fig.10. Electric field is

concentrated at the NW edges, the extent is larger in the narrower NWs. Thus, we conclude that the ON current density is mainly enhanced by electric field concentration.

## 4. Conclusions

We have found that the ON current density observed in narrow NW-SBTFET is enhanced by the electric field concentration. Thus, the merit of the NW geometry can be exploited more effectively by controlling the tunneling current through the Schottky barrier. A rectangular cross-section of NW is considered to be more preferable than circular one to maximize the SBW modulation effect. Acknowledgements

This work was supported by Grant-in-Aid for Challenging Exploratory Research from The Ministry of Education, Culture,



Fig.1 Schematic of energy band diagram of SBTFET.



 (100) SOI wafer(t<sub>soi</sub>=45nm, t<sub>BOX</sub>=145nm) Thermal oxidation(850°C, 3h, t<sub>ox</sub>=18nm) Pads & [110]NWs patterning Thermal oxidation(850°C, 3h, t<sub>ox</sub>=18nm) Ion Implantation(P<sup>+</sup>, 25keV, 10<sup>12</sup> cm<sup>-2</sup>) Ion Implantation(P<sup>+</sup>, 25keV, 10<sup>15</sup>cm<sup>-2</sup>) Dopant activation RTA(950°C, 10min)

Ni depo.(t<sub>Ni</sub>=20nm) Silicidation annealing(410°C, 120s)

AlSi electrode depo.(t<sub>AlSi</sub>=300nm)

Fig.2 Process flow of SBTFET.



0.60



Fig.6 F-N plot for (a) various backgate voltage  $V_{\mbox{\tiny bg}}$  and (b) various temperature.

W=120nm

2

 $1/V_{d}$ 

10-13

(a)

0

| Drain voltage [V]                                   | 2.0                    |
|-----------------------------------------------------|------------------------|
| Work function [eV]                                  | 4.70                   |
| Doping density(n) [cm <sup>-3</sup> ]               | $1.0 \times 10^{16}$   |
| Doping density(n <sup>+</sup> ) [cm <sup>-3</sup> ] | 6.5 × 10 <sup>20</sup> |
| Trap density [cm <sup>-3</sup> ]                    | $4.0 \times 10^{17}$   |
| Trap level [eV]                                     | 0.9                    |
| Contact resistance[kΩ]                              | 2500                   |





Sports, Science and Technology Japan. References

- [1]J. Zhang et al., IEDM Tech. Dig. (2014) 13.4.1.
- [2]Q.Huang et al., IEDM Tech. Dig. (2011) 16.2.1.
- [3]S. Zhu et al., Solid-State Elec. 48 (2004) 1205.
- [4]R.H. Fowler and L.W. Nordheim, Proc. Royal Soc. Lond. A, 119 (1928) 173.

[5]M. Lenzlinger and E.H. Snow, J. Appl. Phys. 40 (1969) 278. [6]Silvaco Atlas ver. 5.19.35 C.

- [7]M. Ieong et al., IEDM Tech. Dig. (1998)733.
- [8]A. Schenk, Solid-State Elec. vol.35, No. 11 (1992) 1585.
- [9]A. Vandooren et al., Solid-State Elec. 83 (2013) 50.







Fig.5  $I_d$ - $V_{bg}$  characteristics (a) for various drain voltage  $V_d$  and (b) with different NW width.

1um 2um

n<sup>+</sup>

0.10

0.08

5um

n-Si

вох

Si-sub.

G

4um

Conductor

lated device structure.



Fig.7 Schematic of current component.



Fig.10 Simulated electric field distribution for Vbg=40V with NW width of (a) 60nm and (b) 120nm.

Table.1 Device parameters used in the simulation.