# High-Quality PECVD SiO<sub>2</sub> Gate Oxide for Use in Normally-off AlGaN/GaN Recessed MOS-HFETs

Hyun-Seop Kim<sup>1</sup>, Jae-Gil Lee<sup>2</sup>, Sung-Hoon Park<sup>1</sup>, Sang-Woo Han<sup>1</sup>, Kwang-Seok Seo<sup>3</sup>, and Ho-Young Cha<sup>\*1</sup>

 <sup>1</sup> Hongik University Electronic and Electrical Engineering
94 Wausan-ro, Mapo-gu, Seoul, Korea 121-791
<sup>2</sup>University of Texas at Dallas
Department of Materials Science and Engineering
800 W Campbell Rd, Richardson, TX 75080, USA
<sup>3</sup> Seoul National University
Department of Electrical and Computer Engineering
1 Gwanak-ro, Gwanak-gu, Seoul, Korea 151-015
\*Phone: +82-2-320-3062 E-mail: hcha@hongik.ac.kr

## Abstract

We have developed a high-quality SiO<sub>2</sub> deposition process using a plasma enhanced chemical vapor deposition system for the gate oxide film of AlGaN/GaN metal-oxide-semiconductor heterostructure field-effect transistor (MOS-HFET). A breakdown field of > 11 MV/cm was achieved with a very low leakage current (~10<sup>-7</sup> A/cm<sup>2</sup> at 6 MV/cm) for the SiO<sub>2</sub> film deposited on a recessed GaN surface. The fabricated device exhibited outstanding characteristics; a threshold voltage of 3.2 V, a maximum drain current density of 246 mA/mm, a specific on-resistance of 4.64 m $\Omega \cdot cm^2$ , and a breakdown voltage of 810 V.

# 1. Introduction

AlGaN/GaN heterostructure field-effect transistors (HFETs) are promising candidates for high-power and high-efficiency switching applications due to high breakdown field and high electron mobility. High-quality gate insulators are strongly demanded in AlGaN/GaN HFETs to reduce the leakage current and implement normally-off operation [1]. Though the metal-insulator-semiconductor (MIS) gate has advantages of low leakage current and threshold voltage controllability, many AlGaN/GaN MIS-HFETs still suffer from poor dynamic characteristics, which are mainly associated with the interface and bulk quality of the gate insulator. In this work, we developed a high-quality SiO<sub>2</sub> deposition process using a plasma enhanced chemical vapor deposition (PECVD) system for the gate insulator of AlGaN/GaN metal-oxide-semiconductor -HFETs (MOS-HFETs) that employed recessed-MOS gate configuration. SiO<sub>2</sub> is a promising candidate as a gate insulator for (Al)GaN due to its large bandgap energy and conduction band offset from (Al)GaN. The advantages using PECVD are low temperature process, low pinhole density, and good step coverage.

#### 2. Experiments and Discussion

In order to optimize the SiO<sub>2</sub> deposition process, the films were deposited on Si wafers using a PECVD system with SiH<sub>4</sub> and N<sub>2</sub>O gas mixtures as reactant gases. During the film deposition process, the chuck temperature was fixed at 350°C. The reactant gas flow rate, RF power, and chamber pressure were varied to optimize the deposition conditions. As the chamber pressure increased, the breakdown field increased with the decreased deposition rate while the refractive index was almost constant as shown in Fig. 1. The optimum deposition conditions were determined as follows: a reactant gas flow rate of SiH<sub>4</sub>/N<sub>2</sub>O (= 27/540 sccm), a RF power of 100 W, a pressure of 2 Torr, and a deposition temperature of 350°C. The breakdown field was ~12 MV/cm.



Fig. 1. Breakdown field and deposition rate as a function of the chamber pressure.

Recessed AlGaN/GaN-on-Si MOS devices were fabricated using the optimized SiO<sub>2</sub> deposition process. As shown in Fig. 2(a), a breakdown field of > 11 MV/cm with a leakage current level of ~ $10^{-7}$  A/cm<sup>2</sup> at 6 MV/cm was achieved for the SiO<sub>2</sub> film deposited on a recessed GaN surface where a low damage BCl<sub>3</sub>/Cl<sub>2</sub> based inductively coupled plasma reactive ion etching process was carefully optimized. The Fowler-Nordheim tunneling plot [2, 3] for the gate leakage characteristics resulted in a conduction band offset of 3.26 eV as shown in Fig. 2(b), which is close to the theoretical value for SiO<sub>2</sub>/GaN configuration [4]. The interface trap density extracted by a conductance method [5] was  $1.17 \times 10^{12}$  cm<sup>-2</sup>·eV<sup>-1</sup> at 0.44 eV.



Fig. 2. (a) Leakage current characteristics and (b) Fowler-Nordheim plot of the SiO<sub>2</sub>-on-recessed GaN.



Fig. 3. (a) Transfer characteristics and (b) breakdown voltage of normally-off AlGaN/GaN-on-Si recessed MOS-HFET.

The developed SiO<sub>2</sub> deposition process was employed to fabricate normally-off AlGaN/GaN-on-Si recessed

MOS-HFETs. The AlGaN layer under the gate region was fully recessed to make sure the normally-off characteristics. The gate metal was Mo/Au and a post-metallization was carried out at 400°C for 10 min for stabilization. The fabricated device with the gate length of 2  $\mu$ m and the gate-to-drain distance of 10  $\mu$ m exhibited a threshold voltage of 3.2 V, a maximum current density of 246 mA/mm, and a specific on-resistance of 4.64 m $\Omega$ ·cm<sup>2</sup>, as shown in Fig. 3(a). A breakdown voltage of 810 V was achieved with the gate overhang length of 1  $\mu$ m as plotted in Fig. 3(b). The dynamic on-resistance was increased by 1.5 times at V<sub>dd</sub> = 200 V with 10 kHz switching operation as shown in Fig. 4.



Fig. 4. Dynamic on-resistance characteristics of fabricated normally-off AlGaN/GaN-on-Si recessed MOS-HFET using the optimized PECVD SiO<sub>2</sub> process.

### 3. Conclusions

We have developed a high-quality SiO<sub>2</sub> film deposition process using a PECVD system for the gate insulator of AlGaN/GaN MOS-HFET. Normally-off AlGaN/GaN-on-Si recessed MOS-HFETs were successfully fabricated using the optimized PECVD SiO<sub>2</sub> process. The fabricated devices exhibited excellent characteristics; a threshold voltage of 3.2 V, a maximum drain current density of 246 mA/mm, a specific on-resistance of 4.64 m $\Omega$ ·cm<sup>2</sup>, and a breakdown voltage of 810 V.

#### Acknowledgements

This work was supported by the IT R&D program of MOTIE/KEIT (10048931, The development of epi-growth analysis for next semiconductor and power semiconductor fundamental technology) and through National Research Foundation of Korea (NRF) grant (2012R1A1A2042153 and 2012M3A7B4035274) funded by the Korea Government.

#### References

- [1] B. -R. Park et al., IEEE Electron Dev. Lett., 34 (2013) 354.
- [2] F. -C. Chiu, Adv. Mater. Sci. Eng., 2014 (2014) 1.
- [3] D. K. Schroder, Semiconductor Material and Device Characterization, Third Ed., Wiley-Interscience, (2006) 227.
- [4] T. E. Cook et al., J. Appl. Phys., 93 (2003) 3995.
- [5] E. J. Miller et al., J. Appl. Phys., 87 (2000) 8070.