# Low-Temperature Microwave Annealing Process for In<sub>0.53</sub>Ga<sub>0.47</sub>As MOSFETs

Jia Wei Lin<sup>1</sup>, Quang-Ho Luc<sup>2</sup>, Kun Sheng Yang<sup>3</sup>, Chia-Chi Chang<sup>4</sup>, Chien-Chou Fan Chiang<sup>3</sup>, Huy Binh Do<sup>2</sup>, Minh Thien Huu Ha<sup>2</sup>, Sa Hoang Huynh<sup>2</sup>, Yu Da Jin<sup>4</sup>, Tuan Anh Nguyen<sup>2</sup>, Yueh-Chin Lin<sup>2</sup>, Edward Yi Chang<sup>1,2,5\*</sup>

> <sup>1</sup> Department of Electronics Engineering
> <sup>2</sup> Department of Materials Science and Engineering
> <sup>3</sup> Institute of Photonic System
> <sup>4</sup> Institute of Lighting and Energy Photonics
> <sup>5</sup> International College of Semiconductor Technology National Chiao Tung Univ.
> 1001 University Road, Hsinchu 300, Taiwan
> Phone: +886-3-5131502 E-mail: edc@mail.nctu.edu.tw

Abstract

We propose the microwave annealing (MWA) as a low thermal budget source/drain (S/D) formation process in activating the implanted dopants for the In<sub>0.53</sub>Ga<sub>0.47</sub>As MOSFETs. Compared to the conventional rapid thermal annealing (RTA), the MWA provides lower contact resistance (108.7  $\Omega$ -µm), contact resistivity (8.25x10<sup>-7</sup>  $\Omega$ cm<sup>2</sup>) and sheet resistance (144.57  $\Omega$ / $\Box$ ) extracted from the transmission line model (TLM) test structures. In addition, the MWA InGaAs MOSFET device exhibits the improved on-state current (I<sub>DS</sub> = 85.6 µA/µm at V<sub>CS</sub> = 2 V), transconductance (G<sub>m</sub> = 45.42 µS/µm), and suppresses the off-state current by more than 5 times.

# 1. Introduction

The integration and the performance of complementary metal-oxide-semiconductor (CMOS) devices have been improved considerably through continual device size shrinking. One of the key technical challenges is to form the heavily doped source/drain (S/D) regions with ultra-shallow depths [1]. To obtain a low contact resistance with a small junction leakage, conventional rapid thermal annealing (RTA) have been performed in order to activate the implanted dopants and repair partly the lattice damages caused by ion implantation process. However, high-temperature RTA process results in high dopant diffusion that restricts the good S/D junction formation. This issue becomes more serious when the high mobility materials have emerged as the alternative channel to replace Si-based materials in future electronic applications. Due to their low dopant solid solubility and high diffusivity, the suppression of the series resistance is challenging, especially in the case of III-V compound semiconductor materials. In this article, we examine the low thermal budget MWA process in the S/D formation and demonstrate electrical characteristics of successful fabrication of In<sub>0.53</sub>Ga<sub>0.47</sub>As MOSFETs utilizing this approach.

### 2. Experimental Procedure

The epitaxial structure used in this study consisted of 50 nm p-In\_{0.53}Ga\_{0.47}As (5 x  $10^{16}$  Be doped) channel layer and 100

nm p<sup>+</sup>-InP buffer layer on the p<sup>++</sup>-InP substrate grown by solid source molecular beam method as the starting material. First, to evaluate the influences of MWA process on the dopant activation, the n<sup>+</sup>/p junction, and TLM test structures were fabricated by using implantation with Si<sup>+</sup> ions (15 keV,  $1 \times 10^{14}$  cm<sup>-2</sup>) and different MWA processes (2100-3000 W, 100-300 sec). Next, the gate-first self-aligned process was used to fabricate the In<sub>0.53</sub>Ga<sub>0.47</sub>As MOSFETs as can be seen in Fig. 1. After degreasing in acetone and isopropanol, the chemical pretreatments were carried out by 4% HCl solution for 2 minutes followed by 10% (NH<sub>4</sub>)<sub>2</sub>S solution for 20 minutes. Then, a 10-nm Al<sub>2</sub>O<sub>3</sub> was deposited as the gate oxide by Atomic Layer Deposition (ALD) at 250°C. After that, post deposition annealing (PDA) was performed at 400°C for 2 minutes in forming gas. A 100 nm-TiN metal gate electrode was deposited by physical vapor deposition. Gate pattern was defined via optical lithography and TiN dry-etching was conducted using inductively coupled plasma reactive ion etching. The S/D formation was done using the optimized MWA condition. Au/Ge/Ni/Au S/D ohmic and AuBe backside contact were formed by e-beam evaporation, and post metallization annealing was finally performed at 300°C in 30 seconds in N<sub>2</sub>. The In<sub>0.53</sub>Ga<sub>0.47</sub>As MOSFET with the conventional RTA process was also accomplished for comparison.

Fig. 1 Schematic diagram of device structure and process flow for the  $In_{0.53}Ga_{0.47}As$  MOSFET fabrication with MWA.



# 3. Results and Discussion

Fig. 2(a) shows the current-voltage (*I-V*) characteristics of the silicon doped n<sup>+</sup>-In<sub>0.53</sub>Ga<sub>0.47</sub>As/p-In<sub>0.53</sub>Ga<sub>0.47</sub>As diodes fabricated with MWA process at the power of 2400 W for various annealing times. Good rectifying behaviors were observed with the forward/reverse currents were approximately 6 orders of magnitude. In Fig. 2(b), the effective barrier height and ideality factor were evaluated from the power and annealing time dependence of the forward current in the n<sup>+</sup>-In<sub>0.53</sub>Ga<sub>0.47</sub>As/p-In<sub>0.53</sub>Ga<sub>0.47</sub>As diodes. It is revealed that the MWA process with a power of 2400 W for 200 seconds provided an effective barrier height of 0.68 eV and small ideality factor ~ 1, which was beneficial in restraining the leakage current and improving device performance.





In<sub>0.53</sub>Ga<sub>0.47</sub>As diodes with at MWA power of 2400 W for different annealing durations. The inset in (a) shows the schematic illustration of the junction cross section. (b) Ideality factor and effective barrier height with a variety of MWA conditions.



Fig. 3 (a) Output and (b) transfer characteristics of InGaAs MOSFETs fabricated with MWA and RTA processes.

The output characteristics of the  $In_{0.53}Ga_{0.47}As$  MOSFET with gate length (L<sub>G</sub>) of 6 µm and gate width (W<sub>G</sub>) of 100 µm are shown in Fig. 3(a). The MWA device provided 101% drive current enhancement as compared to the RTA device. This device shows I<sub>DS</sub> of 85.6 µA/µm at V<sub>GS</sub> = 2 V and V<sub>DS</sub> = 2 V. Besides, the MWA device has high on/off ratio of ~ 10<sup>5</sup>, SS of 130 mV/dec, and G<sub>m,max</sub> of 45.42 µS/µm. The MWA device shows an I<sub>off</sub> lower more than 5 times as compared to the RTA device. It is reasonable that MWA, owning to its selective heating effect and low-temperature annealing, helped to create a good S/D formation with the suppressed junction extension or diffusion phenomenon.

Fig. 4(a) and (b) plot the on-resistance  $R_{on}$  in the linear regime ( $V_D = 0.1 \text{ V}$ ) as a function of  $L_G$  at three gate voltage of 1, 1.5 and 2 V. The fitted curves were extrapolated to show



Fig. 4 Total resistance as a function of gate length for (a) RTA and (b) MWA samples. (c) TLM resistance versus spacing gap for RTA and MWA samples. (d) Benchmark S/D resistance of this work with reported values [2-6] on the InGaAs MOSFETs.

an intersection point. The intercept shows the R<sub>SD</sub> of ~ 6.3 k $\Omega$ -µm and 5.2 k $\Omega$ -µm for RTA and MWA devices, respectively. From TLM resistance in Fig. 4(c), the contact resistance (R<sub>c</sub>) and the sheet resistance (R<sub>sheet</sub>) were extracted by the intercept of linear fitting line with the vertical axis and the slope of the fitting line, respectively. Resistivity is equal to R<sub>c</sub> times transfer length (L<sub>T</sub>) and gate width (W). Compared to the RTA device, the MWA device shows lower R<sub>c</sub> of 108.78  $\Omega$ -µm, R<sub>sheet</sub> of 144.57  $\Omega/\Box$ , and resistivity of 8.25x10<sup>-7</sup>  $\Omega$ -cm<sup>2</sup>. Fig. 4(d) shows that this work obtains lowest source/drain series resistance among the InGaAs MOSFETs with the In content of 0.53.

#### 3. Conclusions

We report the  $In_{0.53}Ga_{0.47}As$  MOSFETs utilizing lowtemperature MWA process to activate the implanted dopants for S/D formation. Better electrical characteristics and lower contact resistance, sheet resistance, and resistivity were demonstrated as compared to the InGaAs MOSFET activated by conventional RTA process. The achieved results in this work prove that MWA technique is promising for the future low power consumption and high performance applications.

#### Acknowledgements

This work was supported in part by the TSMC, NCTU-UCB I-RiCE Program, in part by the Ministry of Science and Technology, Taiwan, under Grant MOST 106-2911-I-009-301, and in part by National Chung-Shan Institute of Science and Technology, Taiwan, under Grant NCSIST-102-V211 (106).

## References

[1] International Technology Roadmap for Semiconductor 2011, http://www.itrs.net/

- [2] Xingui Zhang et al, ESC, (2011)
- [3] S.H Kim et al, JSAP, (2011)
- [4] Z. Zhu et al, Jpn. J. Appl. Phys. 51(2012)
- [5] S.Y Wang et al, IEEE, (2015)
- [6] S.H Kim et al, JSAP, (2011)