# Role of Al<sub>2</sub>O<sub>3</sub> Thin Layer to Improve The Switching Properties in Ta<sub>5</sub>Si<sub>3</sub> Based **CBRAM Device**

Dayanand Kumar, Rakesh Aluguri, Sridhar Chandrasekaran, Umesh Chand and Tseung-Yuen Tseng\* Department of Electronics Engineering and Institute of Electronics, National Chiao Tung University, Hsinchu 30010, Taiwan, \*E-mail: tseng@cc.nctu.edu.tw

## Abstract

The switching properties of the Ta<sub>5</sub>Si<sub>3</sub> based CBRAM device are investigated for nonvolatile memory applications. The resistive switching properties can be improved by inserting a thin Al<sub>2</sub>O<sub>3</sub> layer between the bottom electrode and Ta<sub>5</sub>Si<sub>3</sub> layer. The Ta<sub>5</sub>Si<sub>3</sub>/Al<sub>2</sub>O<sub>3</sub> double layer device with the 1 nm thin Al<sub>2</sub>O<sub>3</sub> layer exhibits excellent memory performances, such as stable DC endurance up to 10<sup>4</sup> cycles during the test without degradation, good retention ability (>10<sup>5</sup> s) at a temperature of 130<sup>0</sup>C with more than 10<sup>2</sup> resistance ratio.

### 1. Introduction

Conductive Bridge RAM (CBRAM) has been considered to be a promising candidate to replace NAND FLASH memory because of its high scalability, high retention, large memory window and low power consumption [1-3]. The resistive switching (RS) principle in a CBRAM device is based on the formation and rupture of the conductive filaments consisting of oxidation and reduction of metal (Cu+, Ag+) ions [4]. Bilayer based CBRAM devices are found to be exhibiting better memory characteristics such as stable switching voltages, on/off ratio, compared to the single layer devices by controlling the conducting filament (CF) size and position [5,6]. In this study, we investigate double layer CBRAM device with the insertion of an Al<sub>2</sub>O<sub>3</sub> layer between Ta<sub>5</sub>Si<sub>3</sub> layer and bottom electrode to control the formation and rupture of the conductive filament, which shows highly stable switching characteristics with narrow fluctuations in set/reset voltages.

# 2. Experimental Detail

A 20 nm thick Ti adhesion layer and a 50 nm thick Pt bottom electrode (BE) were deposited by electron beam evaporation on SiO<sub>2</sub>/Si substrate. Al<sub>2</sub>O<sub>3</sub> of thickness 1 nm, 3 nm and 5 nm were deposited on Pt BE by atomic layer deposition and then 10 nm thick Ta<sub>5</sub>Si<sub>3</sub> was deposited by a radio-frequency (RF) magnetron sputtering at room temperature. Finally, 4 nm Ta and 250 nm thick Cu top electrode were deposited by sputtering to form Cu/Ta/Ta<sub>5</sub>Si<sub>3</sub>/Al<sub>2</sub>O<sub>3</sub>/Pt double layer CBRAM structure.

# 3. Result and Discussion

The cross-sectional of the TEM image Cu/Ta/Ta<sub>5</sub>Si<sub>3</sub>/Al<sub>2</sub>O<sub>3</sub>/Pt double layer device are illustrated in Fig.1. The TEM image shows the clear and distinguished presence of various layers within the device. It confirms that the double layer device consists of Cu top electrode, 4 nm Ta adhesion barrier layer, 10 nm Ta<sub>5</sub>Si<sub>3</sub> switching layer, 1-nm Al<sub>2</sub>O<sub>3</sub> interfacial layer between Ta<sub>5</sub>Si<sub>3</sub> and Pt BE. The typical forming process and DC sweep I-V curve of the single layer (SL) and double layer (DL) devices are shown in Fig-2, where both devices are showing bipolar resistive switching behavior. Fig-3 compares the distribution of resistance in HRS and LRS

states during continuous switching upto 1000 sweep cycles. Significant fluctuations of both HRS and LRS are observed in the SL device, while it shows the narrower distribution in the DL device. Obviously, the uniformity of LRS and HRS can be improved by inserting a thin Al<sub>2</sub>O<sub>3</sub> layer between the Ta<sub>5</sub>Si<sub>3</sub> layer and BE. It indicates that the stochastic formation and rupture of CF in the SL device while the effective RS region is confined in the DL device at Al<sub>2</sub>O<sub>3</sub>/Pt interface so that the DL device possesses sharp distributions in LRS and HRS, leading to the stable RS characteristics. The RS characteristics of SL device and DL devices with different Al<sub>2</sub>O<sub>3</sub> thicknesses are shown in Fig. 4. On the other hand, the wide fluctuations of the resistance in DL devices with 3 nm and 5 nm Al<sub>2</sub>O<sub>3</sub> compared to that of 1 nm Al<sub>2</sub>O<sub>3</sub> DL device are observed during continuous switching as shown in Fig. 5. This phenomenon is caused by the random formation and rupture of the conductive filament in the thicker Al<sub>2</sub>O<sub>3</sub> film, which suggests that the region for rupture of the conductive filament is large. Fig. 6 and Fig. 7 show the DC endurance test for all devices which can well maintain its states for more than 10<sup>4</sup> cycles without any degradation in DL device with Al<sub>2</sub>O<sub>3</sub> 1 nm thickness. The non-volatility of data storage is further confirmed by retention test measured at 130°C. The DL device shows good retention property at high temperature for more than  $10^5$  s, as shown in Fig. 8.

#### 4. Conclusion

The switching characteristics and uniformity of the Ta<sub>5</sub>Si<sub>3</sub> based CBRAM device has been extremely enhanced with inserting a thin Al<sub>2</sub>O<sub>3</sub> layer between Ta<sub>5</sub>Si<sub>3</sub> and BE. Enhanced on/off resistance ratio (>10<sup>2</sup>) and endurance of (>10<sup>4</sup>) is achieved without any degradation in the DL device due to the control of the formation and rupture of the CF at Al<sub>2</sub>O<sub>3</sub>/Pt interface. The two resistance states are stable over  $10^5$  s at 0.3 V without any observable degradation at 130°C, which demonstrates the good reliability of the DL device at higher temperature. These results indicate that the RS properties of the Ta<sub>5</sub>Si<sub>3</sub> based device have been improved by inserting the 1 nm thin Al<sub>2</sub>O<sub>3</sub> layer.

#### Acknowledgement

This work is supported by National Science Council, Taiwan, under Project No. NSC 105-2221-E-009-134 -MY3. References

- [1] R. Waser and M. Aono, Nat. Mater., 6 (2007) 833.
- [2] U. Celano et al., Proc. IEEE IEDM, (2013) 574.
- [3] K. Ota et al., IEEE IEDM, (2016) 556.
- [4] I. Valov et al., Nanotechnology 22 (2011) 254003.
- [5] S. Yu et al., International Symposium on VLSI Technology, Systems and Applications (VLSI-TSA) (2011) 1-2.
- [6] T. L. Tsai et al., IEEE Electron Device Lett. 37 (2016) 1284.



Fig.1 Cross-sectional TEM image of Cu/Ta/Ta\_Si\_3/Al\_2O\_3/Pt device.



Fig.4 I-V switching curves of single Ta<sub>5</sub>Si<sub>3</sub> device and with Al<sub>2</sub>O<sub>3</sub> thickness (from 1nm to 5 nm)



Fig.6 (b) Endurance test for DL devices measured at room temperature.



Fig.8 Retention behavior measured at temperature of  $130^{\circ}$ C for DL device.



Fig.2 Forming process and I-V switching curves of the SL and DL devices.



Fig.5 Distribution of resistances in HRS and LRS for 1000 sweep cycles for SL and DL devices.



Fig.7 (a) Endurance test for DL device with Al<sub>2</sub>O<sub>3</sub> 3 nm thickness measured at room temperature.



Fig.3 Distribution of resistances in HRS and LRS for 1000 sweep cycles.



Fig.6 (a) Endurance test for SL devices measured at room temperature.



Fig.7 (b) Endurance test for DL device with Al<sub>2</sub>O<sub>3</sub> 5nm thickness measured at room temperature.