# A Cyclic Switched-Capacitor Step-Down DC-DC Regulator with Enhanced Output Current

Wei-Liang Wang, Hongchin Lin and Chang-Lin Yu

Dept. of Electrical Engineering, National Chung Hsing University, Taichung, Taiwan Phone: +886-4-2284-0688 ext. 250 E-mail: hclin@nchu.edu.tw

# Abstract

A 3-phase cyclic switching capacitor (SC) step-down DC-DC regulator is proposed and was implemented using 0.25 $\mu$ m CMOS technology. The dual output voltages of 1.5V and 3.0V using conversion ratios (CRs) of 1/3 and 2/3 are obtained with 5V input voltage and 1nF on-chip flying capacitors (*C<sub>f</sub>*). The measured maximum total output current is 8.9 mA at frequency (*f*) of 20.8 MHz with power efficiency ( $\eta$ ) of 70%. The normalized output current (Inorm) is 0.428 A/(F·Hz).

## 1. Introduction

Owing to the advance of the CMOS technologies and the trends of low power consumption, different circuits may work at different low supply voltages, so a DC-DC inductorbased or capacitor-based step-down regulator is required. The former can provide high output currents with high efficiency  $(\eta)$  [1] but needs external bulky inductors. The later named switched capacitor (SC) regulator can be integrated in one chip with less output current and is appropriate for portable devices. The ideal  $\eta$  of SC regulator is determined by the conversion ratio (CR), the input voltage and the output voltage. The higher  $\eta$  is, the less output current is. Thus, the trade-off is inevitable. Here, a cyclic SC topology is proposed for CR = 1/3 to enhance output current without ideal  $\eta$  degradation compared to that of the conventional approach [2]. Besides, CR of 2/3 can be generated at the same time. The dual output voltages like inductor-based converters [1] are also demonstrated by the cyclic SC step-down regulators.

The popular regulation methods of SC regulators are pulse frequency modulation (PFM) [3, 4] and voltage controlled oscillation (VCO) [5, 6]. The frequencies are adjusted by the control loop, so the stability has to be carefully analyzed. Furthermore, for applications of portable wireless communication devices, the variable frequencies may cause problems of electromagnetic interference (EMI). To avoid EMI, the low dropout regulators (LDOs) with the constant frequency based cyclic SC network were adopted.

# 2. Operation of Cyclic Switched Capacitors

The conventional SC operation of CR = 1/3 with charging and discharging 4 identical capacitors at the same time [2] is shown in Fig. 1. The switches with N and P in Fig. 1 (b) indicate NMOS and PMOS transistors, respectively. The number of switches are  $7\times2=14$  owing to the two phases. If the current factor ( $I_f$ ) is defined as the ideal output current divided by  $C_f \times V_{DD} \times f$ ,  $I_f = 3C \cdot \Delta V \cdot 2f/(4C \cdot V_{DD} \cdot f) = 3/40$ , where  $\Delta V = 0.5 \text{V}/2 = 0.25 \text{V}.$ 

The proposed cyclic SC operation of CRs = 1/3 and 2/3 using 3 phases is shown in Fig. 2. The number of switches

are  $4\times3=12$  if out2 is not needed and one NMOS transistor can be shared in two phases, and the current factor  $I_f = 1.5C\cdot\Delta V\cdot3f/(3C\cdot V_{DD}\cdot f) = 1/10$ , where  $\Delta V = 0.5V/1.5 = 1/3V$ . Therefore, the number of switches is less and the current factor is higher than those of the conventional topology.

#### 3. Architecture and Circuits

The architecture is illustrated in Fig. 3. The SC network is followed by two LDOs to produce Vout1 = 1.5V and Vout2 = 3.0V. The block diagram of the SC network consisting of 3 circuit blocks is shown in Fig. 4(a). Each block requires 2 out of the 3 non-overlapping clocks sketched in Fig. 4(b). The detailed circuit of the block of C1\_switch is shown in Fig. 4(c). The other 2 blocks are identical except the clocks using different clock phases. The links between the blocks are nodes  $3_2$ ,  $2_1$ ,  $1_3$ .

# 4. Experimental Results

The proposed 5V converting to 1.5V and 3.0V DC-DC regulator was implemented on area of  $1.032 \text{mm}^2$  by  $0.25 \mu \text{m}$  CMOS technology. The die microphotograph is shown in Fig. 5. In Fig. 6, the measured waveforms of the two outputs (Vout1 and Vout2) show good transient characteristics when Iout2 = 3.9 mA and Iout1 is switched between 0.1mA and 5 mA. The simulated and measured load regulation and  $\eta$  of the two outputs are quite close as shown in Fig. 7.

# 5. Comparison

Table I compares performance of the recent published literature. Since the output current, output voltage, input voltage,  $C_f$ , CR, frequency, and technology are different. The normalized output current given below indicates the output current of the proposed SC topology per unit capacitance is the highest.

$$I_{norm} = \frac{I_{load(max)}}{C_f \times Frequency}$$

# Acknowledgements

The authors would like to acknowledge the Chip Implementation Center (CIC) of the National Applied Research Laboratories (NARL) of Taiwan for the support in chip fabrication. This work was supported by Ministry of Science and Technology of Taiwan (MOST 105-2221-E-005-083).

## References

- [1] Y. H. Lee et al., IEEE J. Solid-State Circuits 46 (2011) 2488.
- [2] N. Krihely et al., IEEE Trans. VLSI Syst. 21 (2013) 2353.
- [3] L. G. Salem et al., IEEE J. Solid-State Circuits 49 (2014) 2773.
- [4] D. Kilani et al., IEEE Trans. CAS I. 63 (2016) 1557.
- [5] G. V. Piqué, IEEE Intl. Solid-State Circuits Conf. (2012) 98.
- [6] Y. Lu et al., IEEE J. Solid-State Circuits 52 (2017) 579.









Fig. 3 The architecture of the proposed cyclic SC regulator



(a) Vout1 and  $\eta$  vs. Iout1 when Iout2 = 3.9 mA





(c) The circuit of block C1\_switch in (a)

Fig. 4 The circuit of switched capacitor network



Fig. 6 The transient waveforms of the two output voltages

Table I Comparison of on-chip step-sown DC-DC regulators (Ref. [2] is based on the simulation results).

| (itel. [2] is cused of the simulation results). |                                                      |                           |                           |                   |                   |                    |
|-------------------------------------------------|------------------------------------------------------|---------------------------|---------------------------|-------------------|-------------------|--------------------|
|                                                 | 13 TVLSI.<br>[2] (sim.).                             | 14 JSSC.<br>[3].          | 16 TCAS.<br>[4].          | 12 ISSCC.<br>[5]. | 17 JSSC∉<br>[6]∉  | This<br>Work       |
| Technology.                                     | 40nm.₀                                               | $250 \mathrm{nm}_{\odot}$ | 65nm₀                     | 90nm∉             | 65nm.             | 250nm.             |
| Regulation                                      | Hysteretic.                                          | $PFM_{c}$                 | PFM.                      | VCO <sub>e</sub>  | VCO <sub>e</sub>  | LDO                |
| $V_{DD}(V)_{\phi}$                              | 1.1.                                                 | 2.5.                      | 0.6~1.2.                  | 1.2~2~            | 1.6~2.2.          | 5.0                |
| Vout (V).                                       | 0.18-0.6                                             | 0.2-1.6                   | 0.6, 0.8, 1.              | 0.7V.             | 0.6~1.2~          | 1.5 & 3.           |
| $C_{flv}$                                       | 742pF.                                               | $2.8nF_{\odot}$           | 675pF₀                    | $1.148nF_{e}$     | 4.8nF.            | lnF₀               |
| Frequency.                                      | 26MHz.                                               | 9MHz.                     | 13MHz.                    | 50MHz.            | 33MHz.            | $20.8 MHz_{\odot}$ |
| Peak η.                                         | 90.35%@₊<br>Vdd=0.53V₊                               | 85‰                       | 80%@₊<br><u>Vout</u> =1V₅ | 81‰               | 80‰               | 70‰                |
| Ideal എം                                        | 96.4‰                                                | NA                        | 83.33‰                    | 87.5‰             | 86.8‰             | 90‰                |
| Iload(max) (mA).                                | 1.0                                                  | 1.86                      | 0.8.                      | 8.0               | 50÷               | 5+3.9.             |
| Inorm<br>(A/(F·Hz))-                            | 0.0518.                                              | <b>0.074</b> .            | <b>0.0911</b> .           | <b>0.139</b> .    | <b>0.315</b> .    | <b>0.428</b> .     |
| Area (mm <sup>2</sup> ).                        | 0.074.                                               | 4.33.                     | 0.493.                    | 0.25.             | 0.84.             | 1.032.             |
| CR                                              | $\frac{1}{4}, \frac{1}{3}, \frac{1}{2}, \frac{2}{3}$ | 1/3, 1/2,<br>2/3.         | 2/3, 3/4, 1.              | 1/2, 2/3.         | 1/2, 2/3,<br>3/4. | 1/3, 2/3.          |