# An improved normally-off Al<sub>2</sub>O<sub>3</sub>/GaN MOSFET based on self-terminating gate-recess etching technique

Hongyue Wang<sup>1</sup>, Jinyan Wang<sup>1</sup>, Jingqian Liu<sup>1</sup>, Min Yu<sup>1</sup>, Bing Xie<sup>1</sup>, Wengang Wu<sup>1</sup>

<sup>1</sup> Peking Univ.

Institute of Microelectronics, Beijing 100871, China Phone: +86-138-1277-9374 E-mail: wangjinyan@pku.edu.cn

# Abstract

In this letter, based on our proposed self-terminating gate-recess etching technique, an optimized normally-off Al<sub>2</sub>O<sub>3</sub>/GaN MOSFET was demonstrated. As a result, this fabrication technology enables flexible design of process flows and provides a good thermal management for the normally-off GaN-based MOSFETs. The fabricated devices exhibit a threshold voltage ( $V_{th}$ ) of ~1.8V, a maximum drain current ( $I_{D_max}$ ) of ~328mA/mm, a breakdown voltage of 218V.

### 1. Introduction

Normally-off recess-gated AlGaN/GaN-based MIS-FETs/MISHEMTs have attracted significant attention since they allow low gate leakage current, large gate swing and high threshold voltage due to the insertion of high quality gate dielectrics [1]. Cl<sub>2</sub>-based inductively coupled plasma (ICP) dry etching technique is widely used to realize recess-gated structure. Nevertheless, such a process always suffers from poor controllability and high variability, making the recess depth nonlinear with etching time and inducing undesirable nonuniformity for device performance [2].

Previously, we proposed a self-terminating gate recess etching technique using GaN cap layer (CL) as recess mask to realize the MOSFET structures which is easy to control, highly repeatable, simple for fabrication as well as promising for industrialization [3]. However, in [3], the Ohmic formation was designed to follow the fabrication of gate recess. Thus, the high temperature annealing process in Ohmic contact formation restricts the improvement of the quality of gate dielectric (e.g. Al<sub>2</sub>O<sub>3</sub>) and gate dielectric/GaN (Al<sub>2</sub>O<sub>3</sub>/GaN) interface and might probably induce defects in Al2O3/GaN interface which may be the reason for the large  $V_{\text{th}}$  drift in [3]. As a result, it is of significance to develop an "Ohmic-first" self-terminating gate-recess etching technique for the fabrication of normally-off Al<sub>2</sub>O<sub>3</sub>/GaN MOSFETs where the Ohmic contact formation is ahead of gate-recess-etching/gate-dielectric-deposition(GRE/GDD) process.

In this letter, it is successfully demonstrated that by using Ti/Al/Ni/Au (20/160/50/150nm) metallization scheme, the source/drain Ohmic contact can endure the self-terminating gate-recess process which includes a thermal oxidation for 45min at 650°C followed by 45min etching in potassium hydroxide (KOH) at 70°C. Thus, an optimized fabrication technology for normally-off GaN devices was achieved based on the self-terminating gate-recess etching technique. Mean-

while, the normally-off Al<sub>2</sub>O<sub>3</sub>/GaN MOSFETs were fabricated and characterized.

# 2. Device fabrication and characterization

#### Device fabrication

Fig.1(a) shows the devices fabrication flow, including isolation by ICP, Ohmic formation, gate recess, Al<sub>2</sub>O<sub>3</sub> deposition, contact formation and gate metal. It is noted that the Ohmic formation consisting of deposition of Ti/Al/Ni/Au (20/160/50/150nm) metals and a rapid thermal annealing at 850°C for 34s in N<sub>2</sub> ambient was conducted before gate recess of a thermal oxidation for 45min at 650°C followed by 45min etching in KOH solution at 70°C using the GaN CL as recess mask. The gate-recess depth is ~25nm measured by atomic force microscope(AFM). The Ohmic contact resistance ( $R_C$ ) assessment before and after GRE is shown in Table I. Three TLM patterns located in different dies on the 1.5×1.5cm<sup>2</sup> sample were characterized before and after the GRE process. The results indicated that a relative good Ohmic contact was achieved without obvious degradation after the GRE process.

The schematic cross section diagram and fabrication flow of the normally-off Al<sub>2</sub>O<sub>3</sub>/GaN MOSFETs and detailed geometries  $L_{\rm GS}/L_{\rm G}/L_{\rm GD}$ =2/2/6µm are shown in Fig. 1.



Fig.1 (a)Schematic cross-sectional diagram and (b) fabrication flow of the normally-off Al<sub>2</sub>O<sub>3</sub>/GaN MOSFETs based on proposed "Ohmic-first" self-terminating gate recess etching technique.

| Table I The average $R_{\rm C}$ and $R_{\rm Sheet}$ before | e and after GRE process. |
|------------------------------------------------------------|--------------------------|
| Before GRE                                                 | After GRE                |

| Average $R_{\rm C} (\Omega \cdot \rm{mm})$ | 1.2 | 1.7 |
|--------------------------------------------|-----|-----|
| Average $R_{\text{Sheet}}(\Omega/\Box)$    | 250 | 258 |

Device characterization

The DC transfer curves of the MOSFETs with a gate width  $W_{\rm G}$  of 80µm are shown in Fig.2. The maximum drain current  $I_{\rm D_max}$  and transconductance  $G_{\rm m_max}$  are 328mA/mm

and 64mS/mm, respectively. Threshold voltage  $V_{\rm th}$ , determined by the linear extrapolation method is extracted to be 1.8V. Using  $\mu_{\rm FE} = G_{\rm m}L/WC_{\rm MOS}V_{\rm DS}$ , the maximum field effect mobility ( $\mu_{\rm FE}_{\rm max}$ ) is 91cm<sup>2</sup>/Vs. The obtained value is much higher than those extracted in devices fabricated using dry etching techniques which are typically ~50cm<sup>2</sup>/Vs [4]. This result indicates that a lower damaged channel can be achieved using the proposed thermal-oxidation/KOH-etching gate recess technique. The breakdown voltage ( $V_{\rm br}$ ) is ~218V under a drain leakage current criterion of 1×10<sup>-4</sup>A/mm (Fig. 3(a)). The device  $V_{\rm br}$  can be further enhanced by improving the gate dielectric quality.



Fig.2 Transfer characteristics of the device in (a)linear and (b)log scale at  $V_{ds}$ =7V where the  $V_{gs}$  was swept from -2 to 7V.



Fig.3 (a) OFF-state leakage currents of the MOSFET with the substrate floating. (b) DC and pulsed output characteristics of the MOSFET measured at different quiescent bias.

The DC and pulsed output characteristics of the fabricated device are shown in Fig.3(b) where  $V_{gs}$  changes from -2V to 6V with step of 2V. The pulsed  $I_{\rm d}$ - $V_{\rm ds}$  curves was measured using a soft switch method [5] with different quiescent biases  $(V_{\rm GS0}, V_{\rm DS0})$ . The dynamic on-state resistance  $R_{\rm on}$  extracted under the linear region at  $V_{ds}=1$  V and the dynamic drain current  $I_{DD}$  extracted under the saturation region at  $V_{ds}$ =7V are listed in Table II under the quiescent bias of (-1V, 0V) and (-1V, 40V) at  $V_{gs}$ =6V. Also, for comparison, the static  $R_{on}$  and  $I_{\rm DD}$  determined by DC curves at  $V_{\rm gs}$ =6V are added. Our experimental results indicated that improved dynamic  $R_{on}$  and  $I_{DD}$  are obtained under quiescent bias of (-1V, 0V) comparing with those obtained from DC curves, which could be explained by the self-heating effect. Also, under quiescent bias of (-1V, 40V), the dynamic  $R_{on}$  increased only ~9.2% while the dynamic  $I_{DD}$  decreased only ~4.1% when comparing with that obtained under quiescent bias of (-1V, 0V), suggesting that effective current collapse suppression is achieved in the fabricated device.

Table II Ron and IDD determined by DC and pulsed IV curves

|                                                     | 80 88 | 2        | 1         |          |
|-----------------------------------------------------|-------|----------|-----------|----------|
| Items                                               | DC    | (-1V,0V) | (-1V,40V) | Degrada- |
|                                                     |       |          |           | tion     |
| $R_{\rm on} \left( \Omega \bullet {\rm mm} \right)$ | 14.7  | 14.1     | 15.4      | 9.2%     |
| I <sub>DD</sub> (mA/mm)                             | 226   | 255.5    | 245       | 4.1%     |

# 3. Conclusions

In this letter, an "Ohmic first" optimized fabrication technology for normally-off GaN devices was developed based on the self-terminating gate-recess etching technique. The fabricated devices exhibit a  $V_{\rm th}$  of ~1.8V, an  $I_{\rm D_max}$  of ~328mA/mm, a  $V_{\rm br}$  of 218V, and a gentle current collapse. This proposed technology enables a flexible fabrication flow and provides a better thermal management of gate dielectric and gate dielectric/GaN interface quality when further enhancing the device performance.

# Acknowledgements

We would like to express sincere thanks to the nano-fabrication facility from Suzhou Institute of Nano-tech and Nano-bionics for supporting the experiment. This work is supported by National Key Micrometer/Nanometer Processing Lab.

#### References

- [1] S. Huang et al., Appl. Phys. Lett., 106 (2015) 033507-1.
- [2] D. Buttari et al., IEEE Electron Device Lett, 23 (2002) 118.
- [3] Z. Xu et al., IEEE Electron Device Letters 35 (2014) 1197.
- [4] K. Kim et al., IEEE Electron Device Lett., 32 (2011) 1376.
- [5] M. Wang et al., IEEE Electron Device Lett., 35 (2014) 1094.