# A New Compact Model for Accurate RF Noise Simulation in Sub-40nm nMOSFETs Jyh-Chyurn Guo and Kuo-Liang Yeh Institute of Electronics Engineering, National Chiao Tung University, Hsinchu, Taiwan Tel: +886-3-5131368, Fax: +886-3-5724361, E-mail: jcguo@mail.nctu.edu.tw ### **Abstract** A new compact model has been developed for accurate RF noise simulation and extraction of the actual intrinsic noise in sub-40 nm multi-finger nMOSFETs. This model can predict and verify the excess noise sources before and after deembedding, the mechanism responsible for the complicated layout dependence in various noise parameters, and facilitate low noise design in nanoscale CMOS technology. ### I. Introduction The aggressive gate length (L<sub>g</sub>) scaling to sub-40nm in CMOS devices can raise the ideal intrinsic $f_T$ to near THz ( $10^{12}$ Hz) [1]. However, the actual intrinsic $f_T$ is far below THz due to the impact from the intrinsic parasitic RC, which cannot be eliminated by existing deembedding methods [2]-[5]. For the multi-finger (MF) MOSFETs widely used in RF circuits for gate resistance (R<sub>o</sub>) reduction, the gate sidewall and finger-end fringing capacitances (Cof and Cf(poly-end)), and source resistances (Rs) appear as the primary factors limiting f<sub>T</sub> and f<sub>MAX</sub> [4]-[6]. Furthermore, the complicated trade-off between $R_{\rm g},\,R_{S},$ and $C_{\text{f(poly-end)}}$ brings critical impact on the RF noise parameters, such as NF<sub>min</sub>, R<sub>n</sub>, Re(Y<sub>opt</sub>), and Im(Y<sub>opt</sub>). Unfortunately, the mentioned effects were not taken into the conventional compact models like BSIM-4, which is widely used for logic circuits simulation but inadequate for RF simulation. In general, BSIM-4 simulation using the default thermal noise model always leads to severe under-estimation of the RF noise [7]. Moreover, the intrinsic noise extraction by using conventional noise correlation matrix method reveals abnormal fluctuation in the noise parameters [8], which makes it difficult to identify the layout dependent effects. The aforementioned challenges motivate our interest of this paper to explore a new compact model with proven accuracy in high frequency performance and RF noise simulation for sub-40nm nMOSFETs. ### II. MF Devices Fabrication and Characterization Fig.1(a)~(d) illustrate MF nMOSFETs and openM1 deembedding structures fabricated in 65nm HP CMOS process. As shown in Fig.2, the intrinsic device parameters like $L_g$ , $T_{ox(inv)}$ , and ΔW (due to STI top corner rounding) required for simulation can be determined by our proprietary method [9]. For this work using 65nm HP process, the results are $L_g$ =37.5nm, $T_{ox(inv)}$ =2.06nm, and ΔW=69.2nm. More importantly, the 3-D fringing capacitances from the gate sidewall and finger-end to source/drain diffusion and contacts, denoted as $C_{g,Diff}$ , $C_{g,CT}$ ( $C_{of}$ = $C_{g,Diff}$ + $C_{g,CT}$ ), and $C_{f(poly-end)}$ appear as intrinsic parasitic capacitances with critical impact on f<sub>T</sub>, f<sub>MAX</sub>, and RF noise but cannot be extracted and removed, even using openM1 deembedding down to the bottom metal (M1). Raphael simulation is an effective way to calculate C<sub>g,Diff</sub>, C<sub>g,CT</sub>, and C<sub>f(poly-end)</sub>, and the accuracy can be verified by a comparison with the intrinsic gate capacitances, such as Cgg,DUT and Cgd,DUT after openM1 deembedding. Fig. 1 MF MOSFETs layout with $W_F \times N_F = 32 \mu m$ (a) W2N16 (b) W025N128 (c) W0125N256 (d) openM1 deembedding structure. OD : active region, PO : poly-gate, CO : contacts. Fig.2 (a) Schematics of MOSFET with $L_g,~T_{ox(inv)},~gate$ sidewall fringing capacitance $C_{of}{=}C_{g,Diff}~{+}C_{g,CT}$ and finger-end fringing capacitance $C_{f(poly-end)}$ (b) MF MOSFET cross section showing $\Delta W$ due to STI TCR and $W_{eff}$ # III. High frequency and RF noise measurement - verification of BISM-4 simulation High frequency S-parameters and RF noise parameters were measured by using Keysight PNA system (50GHz) and ATN NP5B system (18GHz), respectively. Fig.3(a) and (b) present the intrinsic gate capacitances $C_{gg,DUT}$ and $C_{gd,DUT}$ after openM1 deembedding (symbols) given by (1) and a comparison with BSIM-4 simulation using default and modified C-V models. default C-V model reveals Apparently, the under-estimation of $C_{\rm gg,DUT}$ and $C_{\rm gd,DUT}$ and it reflects the problem of neglecting intrinsic parasitic capacitances like Cof and Cf(poly-end). As for the modified C-V model by adding the intrinsic parasitic capacitances in terms of $C_{gs,fr}$ and $C_{gd,fr}$ originated from $C_{of}$ and $C_{f(poly-end)}$ given by (2), the simulation can reach a good agreement with the measurement. The significant increase of $C_{gg,DUT}$ and $C_{gd,DUT}$ when increasing $N_F$ indicate that $C_{gs,fr}$ and $C_{gd,fr}$ may dominate the intrinsic channel capacitance in case of very large $N_F$ due to $C_{f(poly-end)}xN_F$ , according to (2). As for RF noise of our special focus, BSIM-4 simulation using default MOSFET model again exposes severe under-estimation of all noise parameters, such as $NF_{min}$ , $R_n$ , $Re(Y_{opt})$ , and $|Im(Y_{opt})|$ as shown in Fig.4. Fig.3 Intrinsic gate capacitances achieved by openM1 deembedding (symbols) and BSIM-4 simulation using default and modified C-V models (a) $C_{gg,DUT}$ vs. $V_{GS}$ (b) $C_{ed,DUT}$ vs. $V_{GS}$ for MF nMOSFETs at $V_{DS}$ =1.0V. Fig.4 Noise parameters by measurement (symbols) and BSIM-4 simulation (lines) using ideal MOSFET model for MF nMOSFETs at $V_{DS}$ =1.0V, $V_{GS}$ =0.7V (a) NF<sub>min</sub> (b) R<sub>n</sub> (c) Re(Y<sub>opt</sub>) (d) Im(Y<sub>opt</sub>). ### IV. A New Compact Model for Accurate HF Parameters and RF Noise Simulation The first step to solve aforementioned problems is an improved MOSFET model developed as shown in Fig.5 consisting of an ideal intrinsic MOSFET, intrinsic parasitic RLC, and a body RC network model. Herein, $C_{gs,fr}$ and $C_{gd,fr}$ represent the intrinsic parasitic capacitances containing $C_{of}$ and $C_{f(poly-end)}$ . The accuracy of this improved MOSFET model has been proven by a good match with the intrinsic Y-parameters, shown in Fig.6. Fig.5 The improved MOSFET model including an ideal intrinsic MOSFET (red circle), intrinsic parasitic RLC (green dash-dot box), and a body network model (blue dash box). Fig. 6 Comparison of intrinsic Y-parameters after openM1 deembedding and simulation using improved MOSFET model (a) $Re(Y_{21})$ (b) $Re(Y_{22})$ (c) $Im(Y_{11})$ and (d) $Im(Y_{12})$ for MF nMOSFETs at $V_{DS}$ =1.0V, $V_{GS}$ =0.7V. Taking the improved MOSFET model as the base, a full equivalent circuit model (not shown for brevity) can be established by adding a lossy substrate RLC network [10] for accurate simulation of the impact from the pads, interconnection lines, and lossy substrate on high frequency characteristics and RF noise prior to deembedding. The accuracy of this full equivalent circuit model has been validated by a good match with the measured Y-parameters before deembedding (not shown). However, even with proven accuracy in Y-parameters, the RF noise simulation by BSIM-4 using default thermal noise model (dash lines) shown in Fig. 7 reveals significant deviation from the measurement (symbols), such as severe under-estimation of R<sub>n</sub> for over-estimated Re(Y<sub>opt</sub>) for W0125N256. The only way to reduce this deviation is to make a significant change to the thermal noise model parameters in BSIM-4 [7] given by (3)-(4) in which $\beta_{tnoi}$ and $\theta_{tnoi}$ are fitting parameters to reach required tuning of $R_n$ and Re(Y<sub>opt</sub>). As shown in Fig.7, the simulation by modified thermal noise parameter (solid lines) can reach much better fitting to the measurement. This new compact model can accurately predict the RF noise prior to deembedding and explain the mechanism responsible for the abnormal layout dependence, such as minor difference of $R_n$ , but significant increase of $Re(Y_{opt})$ and $NF_{min}$ when increasing $N_F$ . The increase of $Re(Y_{opt})$ is originated from the increase of $Im(Y_{11})$ due to $C_{gs,fr}$ and $C_{gd,fr}$ given by (2) and extrinsic parasitic capacitances from the stacked metals, interconnect, and pads calculated by the lossy substrate model [10]. The minor difference of $R_n$ can be understood from the analytical model given by (5) in which the smaller $R_g$ realized by larger $N_F$ is offset by the larger $g_{do}/g_m^2$ due to lower $g_m$ from larger $R_S$ . The combined effect of $Re(Y_{opt})$ and $R_n$ leads to the increase of $NF_{min}$ when increasing $N_F$ . It means that the smaller $R_g$ achieved by larger $N_F$ and smaller $W_F$ cannot guarantee the smaller $R_n$ . As shown in Fig. 8, the actual intrinsic RF noise (symbols) can be calculated by the improved MOSFTE model (Fig.5) and indicate significant reduction of NF<sub>min</sub>, Re(Y<sub>opt</sub>), and $|Im(Y_{opt})|$ compared with the extrinsic noise (Fig.7), due to elimination of excess noise from the lossy substrate RLC. For W0125N256 with the worst extrinsic noise, the intrinsic NF<sub>min</sub> at 18GHz is around 0.58dB, which is 1.54 dB reduction from the extrinsic NF<sub>min</sub> of 2.12dB, attributed to the significant decrease of Re(Y<sub>opt</sub>). In comparison, the ideal MOSFET model free from any parasitic RLC reveals abnormally small intrinsic noise (lines), such as NF<sub>min</sub> below 0.14dB at18GHz, but actually it cannot be achieved by real devices even after a truly clean deembedding. $$\beta_{inoi} = RNOIA \cdot \left[ 1 + TNOIA \cdot L_{eff} \cdot \left( V_{gateff} \mid F_{sat} L_{eff} \right)^2 \right] \qquad (3)$$ $$\theta_{inoi} = RNOIB \cdot \left[ 1 + TNOIB \cdot L_{eff} \cdot \left( V_{gateff} \mid F_{sat} L_{eff} \right)^2 \right] \qquad (4) \qquad R_n = R_g + \gamma(\omega) \left( \frac{g_{do}}{g_m^2} \right) \qquad (5)$$ $$\frac{3.0}{2.5} \frac{\text{W2N16}}{\text{W012SN128}} = \frac{\text{W2N16}}{\text{W012SN256}} = \frac{\text{W02SN128}}{\text{W012SN256}} \frac{\text{W02S$$ Fig. 7 Comparison of measured noise parameters and BSIM-4 simulation using default (dash lines) and modified (solid lines) thermal noise model in a full equivalent circuit (a) $NF_{min}$ (b) $R_n$ (c) $Re(Y_{opt})$ and (d) $Im(Y_{opt})$ for multi-finger nMOSFET at $V_{DS}$ =1.0V, $V_{GS}$ =0.7V. Fig.8 Intrinsic noise parameters by BSIM-4 simulation using ideal intrinsic (line) and improved MOSFET model (symbols) and modified thermal noise model for ideal and actual intrinsic MOSFETs (a) NF $_{\rm min}$ (b) $R_{\rm n}$ (c) Re(Y $_{\rm opt}$ ) (d) Im(Y $_{\rm opt}$ ) for multi-finger nMOS at V $_{\rm DS}{=}1.0V,$ V $_{\rm GS}{=}0.7V$ ### V. Conclusion A new compact model developed in this paper can accurately simulated RF noise and analyze the excess noise sources. The effective way to suppressing NF<sub>min</sub> should resort to Re(Y<sub>opt</sub>) and R<sub>n</sub> reduction by elimination of extrinsic parasitic RLC via a truly clean deembedding and minimization of intrinsic parasitic RC like R<sub>g</sub>, R<sub>S</sub>, C<sub>of</sub> and C<sub>f(poly-end)</sub>, via multi-finger device layout optimization, low resistivity conductors for gate electrode as well as interconnect, and low-k dielectric for gate sidewall spacer. ## References - [1] ITRS 2007 Edition Executive Summary, Dec. 31, 2007 - [2] H. Li et al., 2007 VLSI Tech. Symp. Proc., pp.56-57. - [3] P. VanDerVoorn et al., 2010 VLSI Tech. Symp. Proc., pp. 137-138 - [4] K.-L. Yeh and J.-C. Guo, *IEEE TED*, vol. 58, pp.2838-2846, 2011. - [5] K.-L. Yeh and J.-C. Guo, *IEEE TED*, vol. 60, pp.109 -116, 2013. - [6] J.-C. Guo and Y.-Z. Lo, IEEE TED, vol.62, pp.3004-3011, 2015. - [7] M. V. Dunga et al., BSIM4.6.0 MOSFET Model, 2006. - [8] H. Hillbrand and P. H. Russer, *IEEE TCS*, vol. 23, pp.235-238, 1976. - [9] J.-C. Guo and K.-L. Yeh, US patent 8,691,599 B2, Apr. 8, 2014. - [10] J.-C. Guo and Y.-M. Lin, IEEE TED, vol. 53, pp.339-347, 2006.