# A LOCal Oxidation of SiC (LOCOSiC) Process for 4H-SiC Integrated Circuits

Bing-Yue Tsui, Ya-Ru Chung, and Jung-Chien Cheng

Institute of Electronics, National Chiao Tung University, Hsinchu, Taiwan, R. O. C. Phone: +886-3-5131570 Fax: +886-3-5724361 e-mail: bytsui@cc.nctu.edu.tw

*Abstract*—LOCal Oxidation of SiC (LOCOSiC) process on 4H-SiC is studied thoroughly. Through the optimization of pre-amorphization ion implantation and oxidation conditions, nearly ideal LOCOSiC isolation structure is confirmed by low leakage current of Schotttky barrier diode. This semi-recess isolation process promotes the progress of submicron SiC ICs.

## 1. INTRODUCTION

The wide bandgap of SiC allows the power devices and integrated circuits to operate in harsh environment. Several SiC CMOS ICs have been demonstrated using 1.2 µm process [1, 2]. To scales down to sub-micron era, semi-recess isolation, similar to the local oxidation of Si (LOCOS), is required. LOCal Oxidation of SiC (LOCOSiC) has been studied for many years using preamorphization ion implantation (PAI) to enhance the oxidation rate of 3C- or 6H-SiC as substrate [3-5]. The recrystallization during oxidation leaves sever defects beneath the field oxide (FOX) so that the LOCOSiC process was considered impractical. Recently, it is reported that LOCOSiC process can be realized on 4H-SiC and improved gate oxide integrity has been demonstrated [6]. It seems that LOCOSiC is promising on 4H-SiC substrate.

#### 2. PAI SPECIES AND OXIDATION TEMPERATURE

Careful examination observes oxide notch at the bottom corner of the FOX edge (Fig.1). Plane view SEM inspection can observe a wide range oxide notch phenomenon (Fig.2) The oxide notch region has lots of generation-recombination centers which increases device leakage current as revealed by Schottky barrier diode (SBD) (Fig.3). It is suspected that the stress at the bottom corner of the amorphous region retards the oxidation rate so that the oxide notch is formed. Therefore, oxidation rate with difference PAI species and oxidation temperatures are studied.

**Fig.4** shows the as-grown FOX thickness of the Ar-PAI and P-PAI samples oxidized at 1200 °C and 1300 °C. The PAI conditions are listed in Table-1. FOX thicker than 600 nm can be obtained. **Fig.5** shows the oxidation rate extracted from Fig.4. P-PAI exhibits higher oxidation rate than Ar-PAI. SIMS analysis indicates that P atoms remain in FOX and SiC substrate while Ar atoms diffuse out during oxidation (**Fig.6**). The high oxidation rate of the P-PAI sample is attributed to the existence of high concentration phosphorus. The oxidation rate of the PAI samples is higher than that of the crystalline 4H-SiC by 20~30 times at 1200 °C which implies oxidation mask is unnecessary.

FOX notch phenomenon with various PAI and oxidation conditions are inspected by plane view SEM

after removing the FOX (Fig.7). Notch-free LOCOSiC can be realized by P-PAI + 1100  $^{\circ}$ C oxidation and Ar-PAI + 1200  $^{\circ}$ C oxidation.

## 3. MECHANISM OF OXIDE NOTCH FORMATION

Microstructure of the partial oxidized Ar-PAI and P-PAI samples are inspected by TEM in **Fig.8**. The Ar-PAI sample shows thinner oxide layer and more apparent recrystallization than the P-PAI sample. **Fig.9** shows the cross-sectional TEM micrographs of the samples after Ar-PAI with vertical PAI mask and sloped PAI mask. Sloped PAI mask results in sloped amorphous edge such that a smooth and notch-free LOCOSiC structure is obtained (**Fig.10**).

According to the above analysis, the mechanism of the formation of oxide notch is proposed. During oxidation, the amorphous region is oxidized from top surface while the remaining part of the amorphous region is recrystallized gradually. Since 4H-SiC is not the most thermodynamically stable polytype, solid-phase epitaxial recrystallization does not occur. The unoxidized amorphous region becomes polycrystalline composing of tiny grains. The oxidation rate would be reduced gradually with the progress of recrystallization but it is still much higher than that of the crystalline 4H-SiC. The volume expansion produces large compressive stress near the bottom corner of the FOX edge so that the oxidation rate reduces and oxide notch forms. Oxidation at high temperature increases oxidation rate and reduces the hardness of the grown SiO2, thus the corner stress is relaxed. Sloped amorphous region also relax the corner stress.

**Fig.11** compares the leakage current of SBD with LOCOSiC isolation formed by Ar-PAI + 1100 and 1200 °C oxidation. The leakage current is greatly reduced by high temperature oxidation, which confirms the fix of oxide notch problem.

# 4. CONCLUSIONS

LOCOSiC process on 4H-SiC is developed successfully. With optimized PAI and oxidation processes, high quality LOCOSiC isolation structure is obtained. The low-leakage-current SBDs fabricated with fine-tuned LOCOSiC process confirms few defects around the isolation edge. These results suggest LOCOSiC is useful for sub-micrometer ICs on 4H-SiC.

#### ACKNOWLEDGEMENT

This work was supported by the Ministry of Science and Technology, Taiwan, R.O.C. under the contract No. MOST 107-2218-E-009-036. The authors thank Nano Facility Center of NCTU and Taiwan Semiconductor Research Institute of NARL for providing the experimental facilities.

#### REFERENCES

- N. Kuhns, et al., IEEE Trans. on Device and Materials [1] Reliability, vol.16, p.105, 2016.
- S. Roy, et al., IEEE Trans. on Industrial Electronics, [2] vol.64, p.8364, 2017.

Table 1 Ion implantation conditions of pre-amorphization process. The lighter mass and high dose of P than Ar produces thicker amorphous layer.

| Sample ID | Species | 60 keV                                     | 120 keV                                   | 200 keV                                   |
|-----------|---------|--------------------------------------------|-------------------------------------------|-------------------------------------------|
| Ar-PAI    | Ar      | 5.0x10 <sup>14</sup> cm <sup>-2</sup>      | 1.5x10 <sup>15</sup> cm <sup>-2</sup>     | 1.5x10 <sup>15</sup> cm <sup>-2</sup>     |
| P-PAI     | Р       | $1.5 \mathrm{x} 10^{15} \mathrm{ cm}^{-2}$ | $5.0 \mathrm{x} 10^{15} \mathrm{cm}^{-2}$ | $5.0 \mathrm{x} 10^{15} \mathrm{cm}^{-2}$ |

- [3] D. Alok and B. J. Baliga, J. Electron. Mater., 26, p.134, 1997.
- T. Yoneda, et al., Jap. J. Appl. Phys, vol.37, p.6262, 1998. [4]
- A. Poggi, et al., Appl. Phys. Lett., vol.86, p.121907, 2005. [5]
- [6] Y. H. Tseng, et al., IEEE Electron Device Letters, vol.38, p.798, 2017.



Fig.1 Oxide notch is usually observed at the bottom corner of the FOX edge. Ar-PAI with 1100 °C oxidation.



Fig.2 After removing the FOX, the tooth-like patterns along the FOX edge indicate notches in FOX. Ar-PAI with 1100 °C oxidation.





Fig.3 High leakage current at low reverse bias voltage reflects oxide notch defects. the LOCOSiC isolation suppresses leakage current at high voltage.





Fig.7 SEM images of samples after removing FOX. P-PAI with Fig.8 TEM images of partial oxidized Ar-PAI and P-PAI samples at oxidation temperature higher than 1200 °C resolves the oxide more defective recrystallized region than Ar-PAI sample. notch problem.



Fig.9 (Left) PAI mask with vertical sidewall results in sharp amorphous corner while (Right) PAI mask with sloped sidewall results in sloped amorphous corner. Sloped PAI mask can be formed by wet etching of SiO<sub>2</sub> layer or high temperature baked and 1100 °C oxidation. photo-resist.



reference.

Fig.5 Oxidation rate as a function of oxidation time. Oxidation rate of crystalline 4H-SiC are also indicated as



Fig.6 SIMS depth profile of P and Ar. P atoms remain in FOX and SiC. Ar atoms diffuse out of the sample.



oxidation temperature higher than 1100 °C or Ar-PAI with 1200 °C for 10 min. P-PAI sample grows thicker SiO2 and forms







Fig.11 Leakage current of SBD at low reverse bias voltage. FOX grown at 1200 °C results in lower leakage current.