# A MoS<sub>2</sub> channel-based Ferro- FET with charge trapping and switching effects

Miao Zhao<sup>1</sup><sup>†</sup>, Kailiang Huang<sup>1</sup><sup>†</sup> Xueyuan Liu and Honggang Liu<sup>1</sup>

High-Frequency High-Voltage Device and Integrated Circuits Center, Institute of Microelectronics of Chinese Academy of

Sciences,

Beitucheng West Road No.3, Chaoyang District, Beijing 100029, China

Phone: +86-10-8299-5803 E-mail: liuhonggang@ime.ac.cn

† These authors contribute equally to this work

#### Abstract

We present a Ferro-FET transistor based on the combination of two distinctive mechanisms, namely, polarization in ferroelectrics and charge trapping effects. Here, molybdenum disulfide (MoS<sub>2</sub>) is used as the channel semiconductor. The as-deposited 15 nm hafnium zirconium oxide (HfZrO) film implemented as gate dielectric showed ferroelectricity. The charge trapping phenomenon in this device was explored by characterizing the transfer curves with different range of gate voltages. The transfer characteristic of this device was demonstrated with operating voltage that was smaller than 4V, high on-off current ratio about 10<sup>6</sup>, and subthreshold slope (SS) less than 150mV/dec. The gate stack design and memory operation of the hybrid device are aimed to offer mutually benefits between the charge trapping and switching effects, which show good potential for memory systems and applications.

## 1. Introduction

Ferroelectric RAMs (FRAMs) are low-power, nonvolatile devices, but FRAM has not scaled beyond the 130nm technology node due to the fact that only planar capacitors can be used and the traditional ferroelectric films are not scalable<sup>[1]</sup>. Therefore, new class memory type transistors, challenges to develop a transistor with a scalable, embedded Fe-FET (ferroelectric FET) memory with low-power and nonvolatile properties are demanding. Ferroelectric memory writes an application using an electric field only and no current flow, which will meet the requirement of the new memories applications. Monolayer  $MoS_2$  has relatively small dielectric constant and atomic thickness, which are promising candidates for channel material due to their immunity to short-channel effects (SCE)<sup>[2]</sup>.

In our work, we proposed a CVD-grown monolayer  $MoS_2$  based Ferro FET with HfZrO (HZO) ferroelectric layer as the gate dielectric. The device exhibits a very clear memory hysteresis. Subthreshold slope is less than 130 mV/dec, and a high on/off current ratio is more than  $10^6$ . Typical current-voltage measurements were presented as evidence of ferroelectricity; trapping effects of interface between the HfO<sub>2</sub> and the MoS<sub>2</sub> channel layer were also demonstrated. As to retention property, two distinctive read and retention states were exhibited.

#### 2. Experimental details

The process flow schematics for fabricating the device in this work are found in figure 1(a). Titanium nitride (TiN)

was grown from Physical Vapor Deposition (PVD) on a SiO<sub>2</sub>/p++ Si substrates. Following deposition of TiN, hafinium zirconium oxide (HZO) was grown using ALD (atomic layer deposition). HZO films were grown in a 1:1 Hf:Zr ratio and the TiN was grown on the HZO. TiN was patterned with photolithography and lift off to form gate. Then, 8nm hafnium oxide (HfO<sub>2</sub>) was ALD-grown on them. CVD monolayer MoS<sub>2</sub> was transferred on the HfO<sub>2</sub> layer. Monolayer MoS<sub>2</sub> Flakes were optically characterized and thicknesses were confirmed with Raman, with flake thicknesses chosen ~0.3 nm for device. Followed by metallization with 50 nm Ti (contacts and leads) and 70 nm Au (contact pads), Lift-off was performed in 70°C heated acetone. Finally, the annealing process for the crystallization of device was performed by thermal annealing  $(250^{\circ}C)$  in an Ar environment for 2 hours. The channel length of device is 10um and the width of device is 380um.





Fig. 1 The process flow schematics for fabricating the device



Fig. 2 Image of monolayer  $MoS_2$ -based Fe-FET transistor **3. Results and discussion** 

Before the characterization of MoS<sub>2</sub>-based Fe-FET, the ferroelectric properties were investigated. Figure 3 show current-voltage characteristic of TiN/HZO/TiN structure, which were measured in air by using a semiconductor parameter analyzer (HP 4155, Agilent). The TiN/HZO/TiN layer exhibited typical ferroelectric behaviors.



Fig. 3 Typical current-voltage (I-V) curve obtained from TiN/HZO/TiN structure



Fig. 4 Transfer characteristic and output characteristic of  $\mbox{MoS}_2$  based Fe-FET

The transfer curves of the Fe-FET are shown in Figure 4. Subthreshold Swing (SS) is 130 mV/dec and on/off current ratio is  $10^6$  at Vg ranging from 0V to 4V. The Ids-Vds output characteristics are presented in the inset of figure 4, which showing a good Ohmic contact between MoS<sub>2</sub> and Ti/Au metal.



Fig.5 Sweeps of transfer curves of MoS<sub>2</sub>-based Fe-FET with different sweeping steps of gate voltage

The transfer curves of the Fe-FET show typical counterclockwise sweeping hysteresis due to ferroelectric polarization switching at drain voltages (V<sub>d</sub>) of 0.5V for a Vg sweep step of 0.2V,0.15V and 0.1V, as shown in figure 5 (a-c). To analyze the charge trapping effect in this device, drain voltage of 0.5V for a Vg sweep step of 0.05V and 0.05V were applied as shown in figure 5(d-e). The clockwise hysteresis of Ids-Vg indicates that charge trapping (the interface between the HfO<sub>2</sub> and the MoS<sub>2</sub>-channel layer) dominated. The variation of  $\triangle V_T$  (less than 1V) is obtained from the same sample at room temperature. The variation of sweeping direction and  $\triangle V_T$  in the device characteristics would be a concern owing to mutually benefits between the charge trapping and the switching effects.



Fig.6 Pulse waveform and operational bias conditions for the MoS2-based Ferro-FET under a Vd of  $0.5 \rm V$ 

Memory operation is displayed with the timing versus bias in figure 6. The memory dynamic switching and static retention properties of  $MoS_2$ -based FE-FET were successfully demonstrated.

#### 4. Conclusions

In summary, a  $MoS_2$ -based Fe-FET with HZO gate dielectric was presented. The as-deposited TiN/HZO/TiN film showed ferroelectricity according to the typical I-V measurements. We presented the  $MoS_2$ -based Fe-FET characteristic: on-off current ratio of about 10<sup>6</sup>. And counterclockwise and clockwise sweep characteristics are demonstrated at room temperature with different sweeping steps of gate voltages. And two distinctive switching and retention states were exhibited.

#### Acknowledgements

This work was supported by the National Key Research and Development Program of China under Grant No. 2016YFA0202304 and 2016YFA0201903, General Program of National Natural Science Foundation of China under Grant No.61674168 and 61504165, as well as the Opening Project of Key Laboratory of Microelectronics Devices and Integrated Technology, Institute of Microelectronics, Chinese Academy of Sciences under Grant No. Y8YS01400.

### References

- S R. Rajwade, K Auluck et al., IEEE Transations on Electron Devices (2012) 441.
- [2] F A. Mcguire, Y-Chen Lin, K M Price et al., Nano Lett. 17 (2017) 4801