# Improvement of Hf-based MONOS Nonvolatile Memory Characteristics by Si Surface Atomically Flattening

Shun-ichiro Ohmi, Yusuke Horiuchi, and Sohya Kudoh

Tokyo Institute of Technology J2-72, 4259 Nagatsuta, Midori-ku, Yokohama 226-8502, Japan Phone: +81-45-924-5481, E-mail: ohmi@ee.e.titech.ac.jp

#### Abstract

The effect of Si surface atomically flattening (SAF) on the Hf-based Metal/Oxide/Nitride/Oxide/Si (MONOS) Nonvolatile Memory (NVM) characteristics was investigated. The memory window (MW) of 4.8 V was obtained, and the charge centroid ( $Z_{eff}$ ) was located at block layer (BL)/charge trapping layer (CTL) interface for the Hfbased MONOS diode with the Si SAF. Furthermore, the MW of 3.2 V was realized for the Hf-based MONOS NVM with improvement of device characteristics by the Si SAF.

# 1. Introduction

Metal-oxide-nitride-oxide-silicon (MONOS) type memory is a promising candidate to replace the conventional floating-gate (FG) type nonvolatile memory (NVM) [1]. We have reported the excellent electrical characteristics of fully in situ formed Hf-based MONOS NVM, which was able to operate with the input pulse of 6 V/2 ms [2,3].

In this study, the effect of Si surface atomically flattening (SAF) on the Hf-based MONOS NVM was investigated.

# 2. Experimental Procedure

Figure 1 shows the experimental procedure. The in situ formed Hf-based MONOS NVM was fabricated on p-Si(100) substrate using the typical gate-last process [3]. After the channel stop ion implantation and local oxidation of silicon (LOCOS) isolation, Si(100) SAF process by annealing at 1050°C/60 min in Ar/4%H<sub>2</sub> ambient was carried out [4]. Then, the HfN<sub>0.5</sub>/HfO<sub>2</sub>/HfN<sub>1.1</sub>/HfO<sub>2</sub> (MONO) structure was in situ deposited on p-Si(100) by the electron cyclotron resonance (ECR) plasma sputtering (AFTEX 3400) at room temperature (RT) [3]. The designed thickness of HfO<sub>2</sub> tunneling layer (TL) was 3.2 nm. A 2.1 nm TL was also investigated for the comparison. The HfN<sub>1.1</sub> charge trapping layer (CTL) thickness was 2.3 nm. The thickness of HfO<sub>2</sub> block layer (BL) and  $HfN_{0.5}$  gate electrode was 8 nm each. Then, the post-deposition annealing (PDA) was carried out at 600°C/1 min in N<sub>2</sub>. After the contact hole formation and metallization, the post-metallization annealing (PMA) was carried out at  $300^{\circ}$ C/10 min in N<sub>2</sub>/4.9%H<sub>2</sub>. The gate length (L) and width (W) of the fabricated device was L/W = 10/90μm. The inset of Fig. 1 shows the plane-view of the fabricated device.

Figure 2 shows the electrical measurement system overview. The fabricated Hf-based MONOS diodes and NVMs were evaluated by C-V, atomic force microscopy (AFM), I<sub>D</sub>-



**Fig. 1.** Fabrication process of Hf-based MONOS NVM with Si SAF.



Fig. 2. Electrical measurement system overview.

 $V_D$ , and  $I_D\text{-}V_G$ . The operation conditions were set as the program voltage/time ( $V_{PGM}/t_{PGM}$ ) of 10 V/1 s, the erase voltage/time ( $V_{ERS}/t_{ERS}$ ) of -10 V/1 s, and  $V_{DS}$  of 1.5 V. The charge centroid ( $Z_{eff}$ ) was extracted utilizing the following equation,

$$Z_{eff} = \frac{\varepsilon_{OX} \Delta V_{FB}}{\int_{-V_{FB}}^{0} C(V) dV + Q_m}$$
(1)

where  $Q_m$  is the measured charge,  $\varepsilon_{ox}$  is the dielectric constant of HfO<sub>2</sub> BL, and V<sub>FB</sub> is the flat-band voltage [5, 6]. All measurements were carried out at RT.

### 3. Results and Discussion

Figure 3 shows the effect of Si SAF on the C-V and memory window (MW) for Hf-based MONOS diodes. The AFM image of atomically flat Si(100) surface is shown as an inset of Fig. 3(a). The charge-injection type hysteresis width was decreased from 40 mV to 10 mV by the Si SAF. As shown in Fig. 3(b), the MW obtained by the program/erase operation was increased from 4.5 V to 4.8 V by the Si SAF when the TL thickness was 3.2 nm. It was more effective for the thinner TL such as 2.1 nm because the interface roughness markedly degraded the retention of the trapped charge with decreasing the TL thickness. Figure 4 shows the extracted  $Z_{eff}$  in the HfN<sub>1.1</sub> CTL region [6]. The distance of  $Z_{eff}$ from BL/CTL interface was extracted as 1.3 nm, which is approximately at the center of CTL, for the device without Si SAF. It was found that the Zeff was located at BL/CTL interface region for the device with Si SAF which led to improve the stability of trapped charge in CTL.

The current drivability was improved by Si SAR as shown in the I<sub>D</sub>-V<sub>D</sub> of Hf-based MONOS NVM (Fig. 5) with the linear mobility of 150 cm<sup>2</sup>/(Vs). Figure 6 shows the effect of Si SAF on the I<sub>D</sub>-V<sub>G</sub> characteristics of Hf-based MONOS NVM. The read operation condition was set as V<sub>D</sub> = 1.5 V and V<sub>S</sub> = 0 V, respectively. The subthreshold voltage (V<sub>TH</sub>) was defined as the voltage when the I<sub>D</sub> became 10<sup>-2</sup> A/µm. The extracted MW and ON/OFF ratio were increased from 1.1 V to 3.2 V and 6.5 x10<sup>7</sup> to 2.9 x 10<sup>8</sup>, respectively, by the Si SAF.



**Fig. 3.** The effect of Si SAF on (a) C-V and (b) MW of Hf-based MONOS diodes. AFM image of atomically flat Si(100) surface was shown as an inset in Fig. 3(a).



Fig. 4. The effect of Si SAF on  $Z_{eff}$ .



Fig. 5. The effect of Si SAF on  $I_D$ - $V_D$ . The L/W was 10/90  $\mu$ m.



Fig. 6.  $I_D$ -V<sub>G</sub> of Hf-based MONOS NVM (a) without and (b) with Si SAF. The L/W was 10/90  $\mu$ m.

#### 4. Conclusions

The effect of Si SAF on the Hf-based MONOS characteristics was investigated. The MW of 4.8 V was obtained, and  $Z_{eff}$  was found to be located at BL/CTL interface for the Hfbased MONOS diode with the Si SAF. Furthermore, the MW of 3.2 V was realized for the Hf-based MONOS NVM with improvement of device characteristics by the Si SAF.

#### Acknowledgements

The authors would like to thank Prof. H. Munekata, Prof. Y. Kitamoto, Prof. N. Nishizawa, and Mr. M. Suzuki of Tokyo Institute of Technology, the late Prof. Emeritus T. Ohmi, Prof. T. Goto, and Prof. T. Suwa of Tohoku University, Dr. M. Shimada and Mr. M. Hirohara of JSW-AFTY for their support and useful discussions for this research. This research was partially supported by JSPS KAKENHI Grant Numbers 19H00758, JP17J10752.

#### References

- [1] C. Zhao et al., Materials, 7, p. 5117 (2014).,
- [2] S. Kudoh et al., 76<sup>th</sup> DRC, p. 157 (2018).,
- [3] S. Kudoh, et. al., Jpn. J. Appl. Phys., 57, 114201 (2018).
- [4] S. Kudoh, et. al., J. Electron Mater., 57, p. 961 (2018).
- [5] S. Fujii, et al., Jpn. J. Appl. Phys., 49, 04DD06 (2010).
- [6] S. Fujii, et al., IEEE, IRPS, p. 10-956 (2010).