# Novel low k Dielectric materials for nano device interconnect technology

Son Van Nguyen<sup>1</sup>, H. Shobha<sup>1</sup>, T. Haigh<sup>1</sup>, J. Chen<sup>1</sup>, J. Lee<sup>1</sup>, T. Nogami<sup>1</sup>, E. Liniger<sup>2</sup>. S. Cohen<sup>2</sup>, C. K. Hu<sup>2</sup>, H. Huang<sup>1</sup>, Y. Yao<sup>3</sup>,

D. Canaperi<sup>1</sup>, B. Peethala<sup>1</sup>, T. Standaert<sup>1</sup> and G. Bonilla<sup>2</sup>

1 IBM Semiconductor Technology Research, Albany, NY 12203 USA

2 IBM T.J. Watson Research Center, Yorktown Heights, NY, 10598 USA

3 IBM STG Hopewell Junction, NY, 12533 USA.

Abstract- Mechanically robust low k C-rich SiCN and pSiCN dielectrics with excellent built-in Cu oxidation and diffusion barrier have been developed and evaluated as potential alternative low k Interlevel dielectrics for Cu interconnects. The novel low k dense C-Rich SiCN (k=3.3) and lightly porous C-Rich SiCN (k=2.8) films have high modulus (E-> 15-30 GPa) and significantly lower Plasma Induced Damage (PID) as compared to typical pSiCOH ( $k\sim2.4-2.7$ ) dielectrics. The excellent Cu diffusion barrier properties of these SiCN dielectrics cu line's volume, reduced resistance and overall improved RC in sub-50 nm pitch interconnects without TDDB and EM reliability penalty.

## I. Introduction

With device scaling, the need for reducing BEOL RC delay becomes increasingly important<sup>1,2</sup>. Lower dielectric constant k (lower C) of pSiCOH<sup>3,4</sup> material impacts TDDB performance. Mechanical strength, plasma induced damage (PID) integration challenges, pattern collapse and reliability requirements of pSiCOH materials for future nano fabrication has been a great concern<sup>5,6,7</sup>. This paper reports the development and optimization of novel PECVD dense C-rich SiCN (k=3.3) and lightly porous SiCN (k=2.8) low k dielectrics targeted for sub-50nm pitch Cu-Low k CMOS BEOL . These novel dielectrics were successfully implemented in multilevel sub-50 nm pitch Cu-low k BEOL with half of the standard metal liner/barrier thickness for significant reduction in RC while maintaining good TDDB and EM reliability. **II. Experimental** 

The C-rich SiCN films were deposited in a commercially available 300 mm PECVD system using Trimethyl Silane (TMS) + NH<sub>3</sub> and C<sub>2</sub>H<sub>4</sub> at 350°C using 13.56 MHz RF frequencies. The lightly porous C-rich SiCN was deposited in the same system at 250°C using carbon-rich cyclic dimethyl-silacyclopentane (DMSCP) precursor and NH<sub>3</sub>, and then subsequently cured with UV at 350°C. The deposited dielectric films were characterized by various analysis techniques and then compared with reference pSiCOH<sup>4</sup> (k=2.45). Multilevel sub-50 nm pitch CMOS BEOL Cu-low k device structures were fabricated with these low k C-Rich SiCN (k= 2.8, 3.3) and pSiCOH dielectrics with various liner thicknesses for reliability performance and overall RC reduction evaluation.

# III. Characterization of C-Rich SiCN/p-SiCN Films

Table 1 summarizes various properties of a high performance pSiCOH<sup>4</sup> and novel C-Rich SiCN (k=3.3) and p-SiCN (k=2.8). The modulus of C-Rich SiCN and pSiCN are 2-4x (E=14-34 GPa) higher than those of pSiCOH (E=7-8 GPa). The C-Rich SiCN dielectrics have good Cu diffusion barrier properties as well as excellent oxidation barrier properties as compare to a pSiCOH film at 200°C, 24 hrs air exposure. SiCN and pSiCN dielectrics have no oxygen source for the metal and metal liner oxidation and need no adhesion layer to produce good adhesion (>= 4MJ/cm2) to other metals and dielectrics<sup>8-9</sup>. The PID<sup>4</sup> of SiCN dielectrics arelower than the best carbon rich pSiCOH 2.45, table 1. Thus, SiCOH dielectrics will have more sidewall damage by preclean, RIE and PVD processing and subsequently high keff value (>=20%).

# **IV. SiCN dielectrics: Modeling and Device Fabrication**

In sub-50 nm pitch Cu-low k BEOL, thick PVD liners (>=5 nm) are normally needed to suppress EM induced mass flow, improve adhesion<sup>10, 11</sup> and achieve the needed reliability performance. This

will result in a smaller Cu volume, exacerbates the known increase Cu resistance with smaller Cu lines and subsequently increase overall RC. Figures 1A-1C show the typical M2 level Cu-SiCN (k=3.3) dielectric stacks and analysis as following: (A) STEM of fabricated structure of "5nm" BEOL M2 low k C-rich SiCN-CuMn (0.5% Mn) interconnect with no metal liner. (B) SIMS analysis showing no Cu diffusion (no Cu detected) into C-Rich SiCN and the formation of MnSiO<sub>x</sub> at interfaces.(C) EDX analysis confirms no Cu diffusion and no significant plasma damage to the dielectric. No copper was detected in the voltage sweep run, SIMS and EDX analyses. The CuMn(0.5% Mn) provides a small amount of Mn, enabling the growth of a self-forming barrier comprised of MnSiOx dielectric<sup>10</sup> as an additional Cu barrier. Figure 2 shows sub-50 nm pitch post CMP structures of Cu-high modulus SiCN, pSiCN and reference pSiCOH (k=2.45) dielectrics. SiCN and pSiCN show no flopdown or defects even at high aspect ratios (>=2) and small width/spacing dielectric patterned lines. This enables smaller dielectric lines, larger Cu lines/volume increase and subsequently a significantly lower R, and device's RC values.

### V. Impact in RC and Device Reliability.

Figure 3 shows RC Reduction with no and reduced thickness liner/barrier for 48 nm pitch Cu-Low k SiCN BEOL M<sub>2</sub> structures with : no metal barrier, 1 nm and standard 6 nm metal liner. Overall, fatter Cu lines can be fabricated with SiCN with thinner liner for the same pitch dimension as compared to pSiCOH dielectric. The normalized wire and via resistance are reduced significantly with reduced liner thickness. For the SiCN dielectric with low PID, overall RC is improved significantly (>=30%).

The TDDB (5 MV/cm, 125 °C) test result of the M<sub>2</sub> structure indicates robust breakdown performance (Figure 4) with metal liner thicknesses of zero and 1/3 of standard thickness as compared to pSiCOH k=2.55 TDDB as references. No TDDB degradation (leakage performance or yield) as compared to standard pSiCOH dielectric was observed for SiCN with 10% smaller dielectrics spacing. Good EM performance with RC reduction in Cu-SiCN structure can be achieved with thinner 3.5 nm liner and selective Co cap/Co liner wrap around Cu structure<sup>4,11</sup>, Figure 5.

#### V. Conclusion

Novel low k C-Rich SiCN and p-Si-Rich SiCN dielectrics with high mechanical strength, excellent Cu diffusion and good oxidation barrier properties have been developed and evaluated as alternative dielectrics for sub-50 nm Pitch Cu-Low k interconnects to minimize the dielectric patterned collapse, reduce PID and to achieve an overall RC reduction with thinner metal liner/barrier. **Acknowledgement**: This work was performed by the Research and Development Alliance Teams at various IBM Research and Development Facilities.

#### References

[1] A. K. Stamper, V. McGahay, J. Hummel, Proc. 2nd Int. Symp. on Low/High k Mat.-Materials, Processing and Reliability, 97(8), 1, (1997).

[2] M. T. Bohr, Solid State Technology, 39(9), 105 (1996).

[3] A. Grill, S. Gates, E. Ryan, S.V. Nguyen, D. Priyadarshini, Appl. Phys. Rev.1, 011306(2014)

[4] D. Priyadarshini, Son V. Nguyen, H. Shobha, Eric Liniger, H. Huang,
 S. Cohen, A Grill. J. of Vac. Science and Tech., B35, 021021 (2017).

[5] X.H. Liu, Paper 3.1, Conference: 2017 IEEE International Interconnect Technology Conference (IITC).

[6] T.A. Spooner, J.C. Arnold, D. Canaperi, H.-C. Chen, S.-T. Chen, S.M. Gates, A. Isobayashi, P. Leung, S.S. P.Rao, M. Sankarapandian, H. Shobha and O. van der Straten, ECS Transactions, Vol 25 (7), pp. 279-289, 2009.
[7] X.H. Liu, T. Shaw, G. Bonilla, "Mechanical Reliability Outlook of Ultra Low-k Dielectrics", Ad.Meta. Conf., Albany, New York, Oct, 2010.
[8] G. Bonnilla, L.A. Clevenger, C. K. Hu, Son Nguyen, T. Cheng, H. Shobha, Z. Sun, S. Cohen, A. Fisher, K. Chanda, E. Liniger, W.P. Liu, Y. Xu, J. Gill, T. Shaw, M. Chase, S. Molis, R. Quon, Advanced Metallization Conference, pp. 673-679, San Diego, California USA, 2008.
[9] Son Nguyen et al., Electrochem. Soc. Fall 2009 Proceed., paper 21,

Vienna, Austria. [10] T. Nogami et al., VLSI Tech. Conference 2017, Paper T11.5, June 5-8,2017, Tokyo, Japan

[11] A.H. Simon, T. Bolom, C. Niu, F. H. Baumann, C.-K. Hu, C. Parks, J. Nag, J.Y. Lee, C.-C. Yang, S. Nguyen, H. Shobha, et al. Intern. Reliability Physics Symposium, 3F.4, (2013).

|                           | Advanced pSiCOH | Novel Low k C Rich SiCN |                 |  |
|---------------------------|-----------------|-------------------------|-----------------|--|
| 1                         | pSiCOH          | C-Rich SiCN             | pSiCN           |  |
| Precursor                 | OMCTS + UVcure  | TMS+NH3+C2H4            | DMSCP+NH3+UV    |  |
| k (@ 150 for bulk         | 2.45            | 3.3                     | 2.8             |  |
| E (GPa)                   | 8               | 34                      | ~15-17          |  |
| %C (by XPS)               | 28              | ~50 (without H)         | ~46 (without H) |  |
| Porosity (%)              | 18              | 0                       | ~12-13          |  |
| Blanket PID               | 0,31-0.35       | 0.125                   | 0.189           |  |
| Adhesion to Cu (J/m2)     | 4 to 4.13       | >4                      | >4              |  |
| Graded layer for adhesion | ~ 5-6 nm        | 0 (Not Needed)          | 0 (Not needed)  |  |
| Cu Oxidation              | poor            | Good                    | Moderate        |  |

Table 1. Summary properties and comparison table of novel C-Rich SiCN/p-SiCN vs pSiCOH 2.45 film.



Figure 1. (A) STEM of BEOL M2 Low k C-Rich SiCN-CuMn with no metal liner. (B) SIMS study show no Cu Cu diffusion into C-Rich SiCN and MnSiOx at interfaces. (C) EDX confirms no Cu diffusion or signifiant PID.



Figure 2. Typical sub-50 nm pitch STEM view and CD of post CMP of Cu-SiCN. pSiCN and pSiCOH 2.4.

| Normalized<br>Liner Line<br>Resistance | Normalized             | zed Reduction     | Normalized              | Reduction |           | R/C plot _ SINC k 3.3 with Liner scaling |  |  |
|----------------------------------------|------------------------|-------------------|-------------------------|-----------|-----------|------------------------------------------|--|--|
|                                        | Line<br>Resistance (%) | Via<br>Resistance | in Via<br>resistance(%) | 4.U)      | AVRs.     |                                          |  |  |
| 6nm liner<br>(Ref)                     | 1                      | 0                 | 1                       | 0         | citamce ( | Siner liner                              |  |  |
| 1nm liner                              | 0.84                   | 16                | 0.52                    | 48        | ind at    | No liner                                 |  |  |
| No liner                               | 0.68                   | 32                | 0.14                    | 86        | 0         |                                          |  |  |

Figure 3. RC Reduction with no and reduced thickness metal liner : measured results for sub-50nm pitch Cu-Low k SiCN BEOL M2 structure.



Figure 4- Robust Cu Diffusion and Oxidation barrier properties of SiCN improves sub-50 nm pitch TDDB of CuMn-SiCN even at thinner liner/barrier (L/B).



Figure 5. Electromigration performance of sub-50 pitch Cu-Low k SiCN with reference 6nm and thinner liner. Best EM is obtained with thinner 0.6x standard liner/barrier with lower resistance and better TDDB than the reference pSiCOH k=2.45 with 6 nm liner.