The 64th JSAP Spring Meeting, 2017

Presentation information

Poster presentation

13 Semiconductors » 13.5 Semiconductor devices and related technologies

[15p-P15-1~17] 13.5 Semiconductor devices and related technologies

6.1と13.3と13.5のコードシェアセッションあり

Wed. Mar 15, 2017 4:00 PM - 6:00 PM P15 (BP)

4:00 PM - 6:00 PM

[15p-P15-7] Write/Erase Endurance Stress Relaxation for 1Xnm TLC NAND Flash Memory

Yoshiaki Deguchi1, Atsuro Kobayashi1, Ken Takeuchi1 (1.Chuo Univ.)

Keywords:NAND flash memory, TLC, Data-retention error

TLC NAND flash memory realizes low bit cost and large capacity by storing 3 bits per a cell. However, reliability is degraded with write/erase endurance stress and data-retention time. In this paper, the dependency of data-retention error on the interval of time between write/erase endurance stress and programming data is measured. Moreover, data-retention error is decreased by wear-leveling.