The Japan Society of Applied Physics

[H-5-3] CMOS Compatible Si-Nanowire Inverter Logic Gate for Low Power Applications

N. Singh、K.D. Buddharaju、S.C. Rustagi、Selin H.G. Teo、A. Agarwal、L.Y. Wong、L.J. Tang、C.H. Tung、J. Yu、G. Q. Lo、N. Balasubramanian、D. L. Kwong (1.Institute of Microelectronics)

https://doi.org/10.7567/SSDM.2007.H-5-3