The 74th JSAP Autumn Meeting,2013

Presentation information

Oral presentation

11. Superconductivity » 11.5 Junction, circuit fabrication process and digital applications

[16p-C10-1~10] 11.5 Junction, circuit fabrication process and digital applications

Mon. Sep 16, 2013 2:00 PM - 4:45 PM C10 (TC3 2F-207)

2:45 PM - 3:00 PM

[16p-C10-4] Design of an SFQ Adder/Subtractor Using Dynamically Reconfigurable SFQ Logic Gates

Shohei Nishimoto1, Yuki Yamanashi1, Nobuyuki Yoshikawa1 (Yokohama National Univ.1)

Keywords:SFQ