The 60th JSAP Spring Meeting,2013

Presentation information

Regular sessions(Oral presentation)

11. Superconductivity » 11.5 Junction, circuit fabrication process and digital applications

[29a-G2-1~7] 11.5 Junction, circuit fabrication process and digital applications

Fri. Mar 29, 2013 10:00 AM - 11:45 AM G2 (B5 1F-2102)

[29a-G2-2] △Development of the low power shift register memory by LR bias for the SFQ micro processor

Ryo Numaguchi1, Kohei Ehara1, Akitomo Takahashi1, Kazuya Hinago1, Yuki Yamanashi1, Nobuyuki Yoshikawa1 (Yokohama National Univ.1)

Keywords:SFQ、memory、shift register