4:00 PM - 4:15 PM
[9p-Z26-12] Fabrication and characterization of nanostructure-embedded Si MOSFET for nano-artifact-metrics
Keywords:semiconductor
Artifact metrics using physical features that cannot be replicated artificially are attracting attention as a secure authentication technology in environments where physical and cyber spaces merge. Nanostructure artifacts metrics based on resistive collapse phenomenon have high security performance. The challenge is to read out the microstructure. We have proposed a method to embed the nanostructures directly under the gate of a MOSFET to identify them electrically. In this study, a single nanostructured Si MOSFET has been fabricated and its electrical characteristics have been evaluated.