The 67th JSAP Spring Meeting 2020

Presentation information

Poster presentation

13 Semiconductors » 13.7 Compound and power electron devices and process technology

[13p-PA9-1~25] 13.7 Compound and power electron devices and process technology

Fri. Mar 13, 2020 4:00 PM - 6:00 PM PA9 (PA)

4:00 PM - 6:00 PM

[13p-PA9-6] Evaluation of electron trap behavior by voltage stress using GaN-MOS capacitor

Hideaki Matsuyama1, Katsunori Ueno1, Ryo Tanaka1, Yuta Fukushima1, Takuro Inamoto1, Shinya Takashima1 (1.Fuji Electric)

Keywords:GaN-MOS capacitor, GaOx interface layer, electron trap

In the SiO2/GaN-MOSFET the hysteresis occurred in the Vg-Id characteristics due to the positive voltage stress, and was related to the GaOx interface layer. It was presumed that electron traps at the SiO2/GaOx interface were the cause, and the trapped electron density by applying a stress voltage was investigated using a MOS capacitor. As a result, it was found that electrons were captured by the deep trap due to the positive voltage stress.