The 83rd JSAP Autumn Meeting 2022

Presentation information

Oral presentation

10 Spintronics and Magnetics » 10.4 Spintronics in semiconductor, topological material, superconductor, and multiferroics

[23a-B201-1~12] 10.4 Spintronics in semiconductor, topological material, superconductor, and multiferroics

Fri. Sep 23, 2022 9:00 AM - 12:15 PM B201 (B201)

Hiroshi Naganuma(Tohoku Univ.), Mitsuharu Uemoto(Kobe Univ.)

11:15 AM - 11:30 AM

[23a-B201-9] Evaluation of NiO barrier height in BiSb topological insulator/NiO/Co junctions

Shota Namba1, Shigeki Takahashi2, Yoshiyuki HIrayama2, Pham Nam Hai1 (1.Tokyo Tech, 2.Samsung R&D Inst. Japan)

Keywords:NiO, BiSb, SOT-MRAM

NiO interlayer is attracted attention in SOT-MRAM application. This can increase the spin injection efficiency by preventing interdiffusion and shunting with the spin current source. On the other hand, the NiO interlayer acts as a parasitic resistance, which reduces the TMR ratio and degrades the readout performance of SOT-MRAM.
In this study, we quantitatively evaluated the dependence of TMR ratio degradation on NiO film thickness by measuring the vertical resistance of BiSb/NiO/Co/Pt junctions deposited on sapphire substrates using four-terminal technique.