[J-5-1] 102.4 GS/s Impulse Sampling Circuit with Low Power and Low Timing Error Clock Generation
A. Toya1,2、K. Sogo1、N. Sasaki1,3、T. Kikkawa1
(1.Hiroshima Univ.、2.Kure National College of Tech.、3.Gunma National College of Tech. , Japan)
https://doi.org/10.7567/SSDM.2012.J-5-1