The 75th JSAP Autumn Meeting, 2014

Presentation information

Poster presentation

13. Semiconductors A (Silicon) » 13.3 Si Process・Interconnect・MEMS・Integration

[17p-PA1-1~16] 13.3 Si Process・Interconnect・MEMS・Integration

Wed. Sep 17, 2014 1:30 PM - 3:30 PM PA1 (Gymnasium1)

ポスター掲示時間13:30~15:30(PA1会場)

1:30 PM - 3:30 PM

[17p-PA1-10] Study on Correlation between High-performance Poly-Si TFTs and its Channel Crystallity

Masayuki Yamano1, Shin-Ichiro Kuroki1, Tatsuaki Hirata1, Tadashi Sato1, Koji Kotani2, Takamaro Kikkawa1 (RNBS1, Tohoku Univ.2)

Keywords:薄膜トランジスタ,ダブルラインビーム,ポリシリコン