The 80th JSAP Autumn Meeting 2019

Presentation information

Oral presentation

13 Semiconductors » 13.7 Compound and power electron devices and process technology

[20a-E301-1~12] 13.7 Compound and power electron devices and process technology

Fri. Sep 20, 2019 9:00 AM - 12:15 PM E301 (E301)

Kenji Shiojima(Univ. of Fukui)

10:15 AM - 10:30 AM

[20a-E301-6] CV, DLTS of SiO2/p-GaN MOS fabricated on high-temperature annealed p-GaN

〇(M1)Hikaru Yoshida1, Wakana Takeuchi1, Yutaka Tokuda1, Takashi Okawa2, Hidemoto Tomita2 (1.Aichi Inst. of Technol., 2.Toyota Motor Corporation)

Keywords:p-GaN

We studied the effect of high temperature annealing on Mg-doped p-GaN grown by MOVPE. The GaN sample was p+ (8x1019 cm-3)/p (1x1018 cm-3)/n-/n+-GaN substrate. The SiO2/p-GaN MOS was fabricated on the GaN sample annealed at 1142 °C for 5 min. The characterization of the SiO2/p-GaN MOS was performed by CV and DLTS measurements. Ionized acceptor concentration was found to be decreased to 6.5x1016 cm-3 in the p+ layer by annealing at 1142 °C. One sharp peak was observed as a bulk trap at 355 K in the DLTS spectrum with the time constant of 191 ms. The broad DLTS spectra with one peak around 350 K appeared when using the bias pulse to measure both the interface states and bulk traps.