The 81st JSAP Autumn Meeting, 2020

Presentation information

Oral presentation

9 Applied Materials Science » 9.3 Nanoelectronics

[9p-Z26-1~14] 9.3 Nanoelectronics

Wed. Sep 9, 2020 1:00 PM - 5:15 PM Z26

Katsuhiko Nishiguchi(NTT), Yasuhisa Naitoh(AIST)

4:00 PM - 4:15 PM

[9p-Z26-12] Fabrication and characterization of nanostructure-embedded Si MOSFET for nano-artifact-metrics

Shintaro Mizuno1, Renpeng Lu1, Katsumi Shimizu1, Xiang Yin1, Yosuke Ueba2, Mikio Ishikawa2, Mitsuru Kitamura2, Morihisa Hoga3, Seiya Kasai1 (1.RCIQE, Hokkaido Univ., 2.DNP, 3.AIST)

Keywords:semiconductor

Artifact metrics using physical features that cannot be replicated artificially are attracting attention as a secure authentication technology in environments where physical and cyber spaces merge. Nanostructure artifacts metrics based on resistive collapse phenomenon have high security performance. The challenge is to read out the microstructure. We have proposed a method to embed the nanostructures directly under the gate of a MOSFET to identify them electrically. In this study, a single nanostructured Si MOSFET has been fabricated and its electrical characteristics have been evaluated.