4:30 PM - 4:45 PM
[G-10-02] Impact of Back-side Power Delivery Network Layout on the FinFET Device Performance
Presentation style: On-site (in-person)
https://doi.org/10.7567/SSDM.2022.G-10-02
Backside power delivery (BSPDN) with Buried Power Rail (BPR) is an essential enabler for CMOS scaling beyond the 5nm node. In this work, we show that integrating BPR and Nano-Through Silicon Via (n-TSV) close to the active channel does not degrade the device performance, thus, confirming that the stress transfer from BSPDN elements is rather weak. Design guidelines with respect to n-TSV proximity and number of VBPR vias for optimized device performance and reduced footprint is discussed.
Abstract password authentication.
Password to download abstracts has been informed in the confirmation mail.