The 78th JSAP Autumn Meeting, 2017

Presentation information

Oral presentation

3 Optics and Photonics » 3.15 Silicon photonics

[6a-C13-1~12] 3.15 Silicon photonics

3.13と3.15のコードシェアセッションあり

Wed. Sep 6, 2017 9:00 AM - 12:15 PM C13 (office 2-2)

Tatsuya Usuki(PETRA), Yosuke Terada(Yokohama Nat'l Univ.)

11:30 AM - 11:45 AM

[6a-C13-10] Investigation for low latency linear optics multiple bit input AND circuits

Shota Kita1,2, Kengo Nozaki1,2, Takumi Egawa3, Tohru Ishihara3, Akihiko Shinya1,2, Masaya Notomi1,2 (1.NTT Nanophotonics Center, 2.NTT BRL, 3.Kyoto Univ.)

Keywords:optical logic circuits, optical analogue computation, optoelectric circuits

We investigate multibit input AND circuits which is a preliminary model for low-latency optoelectric circuits based on optical analogue computation with electrical digital I/O. By applying linear optic AND gates with a bias input, we can minimize the number of devices and insertion loss with compensating the contrast. The latency of 128 bit AND could be reduced down to 1/10 compared to CMOS one.