The 64th JSAP Spring Meeting, 2017

Presentation information

Oral presentation

13 Semiconductors » 13.4 Si wafer processing /Si based thin film /Interconnect technology/ MEMS/ Integration technology

[16a-E206-1~13] 13.4 Si wafer processing /Si based thin film /Interconnect technology/ MEMS/ Integration technology

Thu. Mar 16, 2017 9:00 AM - 12:15 PM E206 (E206)

Masato Sone(Titech), Masahide Goto(NHK)

11:30 AM - 11:45 AM

[16a-E206-11] Minimal SOI-CMOS Fabrication Using Soild Source Diffusion by Spin on Dopants

Yongxun Liu1, Kazuhiro Koga1,2, Sommawan Khumpuang1,2, Masayoshi Ngao1, Takashi Matsukawa1, Shiro Hara1,2 (1.AIST, 2.MINIMAL)

Keywords:Spin on dopant, Minimal, Soild source diffusion

We are developing PVD-TiN metal gate SOI-CMOS integrated circuits using minimal-fab and mega-fab hybrid process. In this presentation, we report the minimal SOI-CMOS fabrication process using solid source diffusion by spin on dopants (SOD) and demonstrate the electrical characteristics of the fabricated SOI-CMOS integrated circuits.