The 69th JSAP Spring Meeting 2022

Presentation information

Poster presentation

13 Semiconductors » 13.7 Compound and power devices, process technology and characterization

[25p-P11-1~16] 13.7 Compound and power devices, process technology and characterization

Fri. Mar 25, 2022 4:00 PM - 6:00 PM P11 (Poster)

4:00 PM - 6:00 PM

[25p-P11-5] Examination of reduction of GaN/SiO2 hole traps by suppressing the formation of interfacial oxide layer

〇Tsurugi Kondo1, Katsunori Ueno1, Ryo Tanaka1, Shinya Takashima1, Masaharu Edo1 (1.Fuji Electric)

Keywords:semiconductor, MOS Interface

Suppression of Ga-O bond at interface is effective method predicted by first principle calculation for reduction of GaN/SiO2 hole traps. It has also reported that interface with low hole traps was realized on high p-type concentration layer. Therefore we extracted SiO2 deposition method for suppressing formation of interfacial oxide layer, prepared MOS capacitors combined with various p-type concentration layer and conducted C-V measurement. We report about observed influences of interfacial oxide layer and p-type concentration on hole traps.