The 78th JSAP Autumn Meeting, 2017

Presentation information

Oral presentation

13 Semiconductors » 13.3 Insulator technology

[5a-C11-1~11] 13.3 Insulator technology

6.1と13.3と13.5のコードシェアセッションあり

Tue. Sep 5, 2017 9:00 AM - 12:00 PM C11 (Office 1)

Masato Koyama(TOSHIBA), Akio Ohta(Nagoya Univ.)

9:30 AM - 9:45 AM

[5a-C11-3] Near-interface border traps characterization for GeO2/Ge gate stacks grown by low and high temperature thermal oxidation by using deep-level transient spectroscopy

〇(M2)Weichen Wen1, Taisei Sakaguchi1, Keisuke Yamamoto1, Dong Wang1, Hiroshi Nakashima2 (1.IGSES, Kyushu Univ., 2.GIC, Kyushu Univ.)

Keywords:Ge MOS, border-trap, interface-trap

We established a method of characterizing border-traps in GeO2/Ge gate stacks using deep-level transient spectroscopy, and investigated the density of border-traps (NBT). The NBT in p-MOS grown by low temperature oxidation is smaller than that by high temperature oxidation. By contrast, the NBT in n-MOS is almost the same regardless of the oxidation temperature. In addition, the NBT in p-MOS is drastically decreased by Al post metallization annealing (Al-PMA), but the NBT in n-MOS is not decreased. These results suggest that the species of BT in n-MOS are different from that of p-MOS.