The 66th JSAP Spring Meeting, 2019

Presentation information

Oral presentation

13 Semiconductors » 13.3 Insulator technology

[11p-M136-1~14] 13.3 Insulator technology

Mon. Mar 11, 2019 1:15 PM - 5:15 PM M136 (H136)

Takanobu Watanabe(Waseda Univ.), Koji Kita(Univ. of Tokyo), Kiyoteru Kobayashi(Tokai Univ.)

3:15 PM - 3:30 PM

[11p-M136-8] Impact of metal gate electrodes on electrical properties of Y2O3/Si0.78Ge0.22 gate stacks

〇(D)TsungEn Lee1, Mitsuru Takenaka1, Shinichi Takagi1 (1.Univ. of Tokyo)

Keywords:Silicon Germanium, high-k, interface trap density

A SiGe MOSFET is a promising solution to realize high performance LSIs under the traditional scaling by the Moore's law. Strained SiGe grown on Si has larger hole mobility and smaller hole effective mass than Si. A strong concern on SiGe pFETs is the relatively high interface trap density (Dit) at SiGe MOS interfaces, which might be attributed to the undesired GeOx formation in interfacial layers (IL)[1]. For high-k materials, Y2O3-based materials are promising for superior SiGe MOS interfaces [2]. We have found that increasing post metal annealing (PMA) temperature is beneficial to improve the interface properties of SiGe with the TiN/Y2O3 gate stack [3]. The TiN gate with PMA at 450oC can yield superior interface properties between Y2O3 and SiGe. In this work, we examine the impact of different gate electrodes on MOS characteristics of the Y2O3/SiGe gate stacks with different PMA temperature. Metal gates of Al, Au, W and TiN are used for this study.