The 81st JSAP Autumn Meeting, 2020

Presentation information

Oral presentation

13 Semiconductors » 13.4 Si processing /Si based thin film / MEMS / Equipment technology

[9a-Z10-1~11] 13.4 Si processing /Si based thin film / MEMS / Equipment technology

Wed. Sep 9, 2020 8:30 AM - 11:30 AM Z10

Yan Wu(Nihon Univ.)

10:00 AM - 10:15 AM

[9a-Z10-6] Consideration of relationship between the variation of Gate Oxide Thicknesses and the
density of interface states for MOS structure

Mickael Lozach1, Sommawan Khumpuang1,2, Shiro Hara1,2 (1.AIST, Device Technology Research Institute, Minimal System Group, Tsukuba, 2.Minimal Fab Promoting Organization, AIST, Tsukuba)

Keywords:interface state density, gate oxide, MOS

P-channel metal-oxide-semiconductor field effect transistors (p-MOSFET), also called pMOS, are fabricated by an advanced semiconductor fab: Minimal Fab. Minimal Fab is characterized by a modern, cost effective, fabrication concept with minimized silicon wafers (12.5 mm) encapsulated in a shuttle to avoid any contamination keeping white room condition during the full fabrication process, without the space and budget of a mega fab. Here, the density of interface state (Dit) is monitored as a function of the oxide gate thickness (Tox) to improve the yield of pMOS devices. The coupled Dit - Tox variable can improve the reliability of pMOS characterization by underlining the interface Si-SiO2 quality, which is associated to electrical performance by Dit. Prior to the gate oxide deposition, different RCA chemical cleaning are realized in three different Minimal Fab stations, then, pMOS devices performances are compared and discussed in terms of Dit. An excellent interface quality is obtained with Dit < 5×1010 eV-1 cm-2.