The 70th JSAP Spring Meeting 2023

Presentation information

Oral presentation

13 Semiconductors » 13.5 Semiconductor devices/ Interconnect/ Integration technologies

[16p-A403-1~20] 13.5 Semiconductor devices/ Interconnect/ Integration technologies

Thu. Mar 16, 2023 1:00 PM - 6:45 PM A403 (Building No. 6)

Kazuhiko Endo(Tohoku Univ.), Kimihiko Kato(AIST)

6:00 PM - 6:15 PM

[16p-A403-18] Effects of Annealing on Thermal Boundary Resistance of Low-k Interlayer Dielectrics

Mao Xu1, Zhi Cao2, Akitoshi Okino1, Tianzhuo Zhan3 (1.FIRST, Tokyo Tech, 2.Waseda Univ., 3.Toyo Univ.)

Keywords:thermal boundary resistance, interlayer dielectric, low-k

Thermal boundary resistance (TBR) between the metal and the interlayer dielectric in interconnect structures is considered to play an important role in the temperature rise in logic semiconductors. Therefore, investigation and improvement of the thermal properties in the boundary formed by interconnected metals and dielectrics are crucial for thermal management in logic semiconductor devices. In this study, films (Cu/Ta/TaN/SOG/Si-substrate) in stacking structure simulating interconnects were fabricated to evaluate their thermal properties including TBR and thermal resistance in logic semiconductors by FDTR. In addition, interlayer analysis using FT-IR was also carried out.